# **OMAP35x Applications Processor General-Purpose I/O (GPIO) Interface**

**Texas Instruments OMAP™ Family of Products** 

# **Technical Reference Manual**



Literature Number: SPRUFD5A September 2008



# **Contents**

| 1   | General-Purpose I/O (GPIO) Interface                     | . 7 |
|-----|----------------------------------------------------------|-----|
| 1.1 | General-Purpose I/O (GPIO) Interface Overview            | . 8 |
|     | 1.1.1 Global Features                                    | . 8 |
| 1.2 | General-Purpose Interface Environment                    | 10  |
|     | 1.2.1 GPIO as a Keyboard Interface                       | 10  |
|     | 1.2.2 General-Purpose Interface Functional Interfaces    | 12  |
|     | 1.2.2.1 Basic General-Purpose Interface Pins             | 12  |
| 1.3 | General-Purpose Interface Integration                    | 13  |
|     | 1.3.1 Description                                        |     |
|     | 1.3.1.1 Clocking, Reset, and Power-Management Scheme     | 13  |
|     | 1.3.1.1.1 Clocking                                       | 13  |
|     | 1.3.1.1.2 Reset                                          | 14  |
|     | 1.3.1.1.3 Power Domain                                   | 14  |
|     | 1.3.1.1.4 Power Management                               | 14  |
|     | 1.3.1.2 Hardware Requests                                |     |
|     | 1.3.1.2.1 Interrupt Requests                             |     |
| 1.4 | General-Purpose Interface Functional Description         |     |
|     | 1.4.1 Interrupt and Wake-Up Features                     | 21  |
|     | 1.4.1.1 Synchronous Path: Interrupt Request Generation   |     |
|     | 1.4.1.2 Asynchronous Path: Wake-Up Request Generation    | 22  |
|     | 1.4.1.3 Interrupt (or Wake-Up) Line Release              | 23  |
| 1.5 | General-Purpose Interface Basic Programming Model        | 24  |
|     | 1.5.1 Power Saving by Grouping the Edge/Level Detection  |     |
|     | 1.5.2 Set-and-Clear Instructions                         |     |
|     | 1.5.2.1 Description                                      |     |
|     | 1.5.2.2 Clear Instruction                                |     |
|     | 1.5.2.2.1 Clear Registers Addresses                      | 24  |
|     | 1.5.2.2.2 Clear Instruction Example                      | 25  |
|     | 1.5.2.3 Set Instruction                                  |     |
|     | 1.5.2.3.1 Set Registers Addresses                        |     |
|     | 1.5.2.3.2 Set Instruction Example                        |     |
|     | 1.5.3 Interrupt and Wake-up                              |     |
|     | 1.5.3.1 Involved Configuration Registers                 |     |
|     | 1.5.3.2 Description                                      | 27  |
|     | 1.5.4 Data Input (Capture)/Output (Drive)                |     |
|     | 1.5.5 Debouncing Time                                    | 29  |
| 1.6 | General-Purpose Interface Registers                      | 30  |
|     | 1.6.1 General-Purpose Interface Register Mapping Summary | 30  |
|     | 1.6.2 Register Descriptions                              |     |
|     | 1.6.2.1 GPIO_SYSCONFIG                                   |     |
|     | 1.6.2.2 GPIO_SYSSTATUS                                   | 34  |





|     | 1.6.2.3     | GPIO_IRQSTATUS1      | 35 |
|-----|-------------|----------------------|----|
|     | 1.6.2.4     | GPIO_IRQENABLE1      | 35 |
|     | 1.6.2.5     | GPIO_WAKEUPENABLE    | 36 |
|     | 1.6.2.6     | GPIO_IRQSTATUS2      | 37 |
|     | 1.6.2.7     | GPIO_IRQENABLE2      | 37 |
|     | 1.6.2.8     | GPIO_CTRL            | 38 |
|     | 1.6.2.9     | GPIO_OE              | 39 |
|     | 1.6.2.10    | GPIO_DATAIN          | 40 |
|     | 1.6.2.11    | GPIO_DATAOUT         | 40 |
|     | 1.6.2.12    | GPIO_LEVELDETECT0    | 41 |
|     | 1.6.2.13    | GPIO_LEVELDETECT1    | 41 |
|     | 1.6.2.14    | GPIO_RISINGDETECT    | 42 |
|     | 1.6.2.15    | GPIO_FALLINGDETECT   | 42 |
|     | 1.6.2.16    | GPIO_DEBOUNCENABLE   | 43 |
|     | 1.6.2.17    | GPIO_DEBOUNCINGTIME  | 43 |
|     | 1.6.2.18    | GPIO_CLEARIRQENABLE1 | 44 |
|     | 1.6.2.19    | GPIO_SETIRQENABLE1   | 44 |
|     | 1.6.2.20    | GPIO_CLEARIRQENABLE2 | 45 |
|     | 1.6.2.21    | GPIO_SETIRQENABLE2   | 45 |
|     | 1.6.2.22    | GPIO_CLEARWKUENA     | 46 |
|     | 1.6.2.23    | GPIO_SETWKUENA       | 46 |
|     | 1.6.2.24    | GPIO_CLEARDATAOUT    | 47 |
|     | 1.6.2.25    | GPIO_SETDATAOUT      | 47 |
| 1.7 | Revision Hi | story                | 48 |



# **List of Figures**

| 1-1  | General-Purpose Interface Overview                            |    |
|------|---------------------------------------------------------------|----|
| 1-2  | General-Purpose Interface Typical Application System Overview |    |
| 1-3  | General-Purpose Interface Typical Application System Overview |    |
| 1-4  | General-Purpose Interface used as a Keyboard Interface        |    |
| 1-5  | General-Purpose Interface Integration Overview                |    |
| 1-6  | General-Purpose Interface Description                         |    |
| 1-7  | Synchronous Path                                              |    |
| 1-8  | Asynchronous Path                                             |    |
| 1-9  | Interrupt Request Generation                                  |    |
| 1-10 | Wake-Up Request Generation                                    |    |
| 1-11 | Write @ GPIO_CLEARDATAOUT Register Example                    |    |
| 1-12 | Write @ GPIO_SETIRQENABLEx Register Example                   | 26 |
|      | List of Tables                                                |    |
| 1-1  | General-Purpose Interface Functional Pins Description         | 12 |
| 1-2  | Clocks                                                        | 14 |
| 1-3  | Interrupts                                                    | 17 |
| 1-4  | Wake-Up Signals                                               | 18 |
| 1-5  | GPIO Channel Description                                      | 18 |
| 1-6  | Instance Summary                                              | 30 |
| 1-7  | GPIO1 to GPIO3 Registers Mapping Summary                      | 30 |
| 1-8  | GPIO4 to GPIO6 Registers Mapping Summary                      | 31 |
| 1-9  | GPIO_SYSCONFIG                                                | 32 |
| 1-10 | GPIO_SYSSTATUS                                                | 34 |
| 1-11 | GPIO_IRQSTATUS1                                               | 35 |
| 1-12 | GPIO_IRQENABLE1                                               | 35 |
| 1-13 | GPIO_WAKEUPENABLE                                             | 36 |
| 1-14 | GPIO_IRQSTATUS2                                               | 37 |
| 1-15 | GPIO_IRQENABLE2                                               | 37 |
| 1-16 | GPIO_CTRL                                                     | 38 |
| 1-17 | GPIO_OE                                                       | 39 |
| 1-18 | GPIO_DATAIN                                                   | 40 |
| 1-19 | GPIO_DATAOUT                                                  | 40 |
| 1-20 | GPIO_LEVELDETECT0                                             | 41 |
| 1-21 | GPIO_LEVELDETECT1                                             | 41 |
| 1-22 | GPIO_RISINGDETECT                                             | 42 |
| 1-23 | GPIO_FALLINGDETECT                                            | 42 |
| 1-24 | GPIO_DEBOUNCENABLE                                            | 43 |
| 1-25 | GPIO_DEBOUNCINGTIME                                           | 43 |
| 1-26 | GPIO_CLEARIRQENABLE1                                          | 44 |
| 1-27 | GPIO_SETIRQENABLE1                                            | 44 |
| 1-28 | GPIO_CLEARIRQENABLE2                                          | 45 |
| 1-29 | GPIO_SETIRQENABLE2                                            | 45 |
| 1-30 | GPIO_CLEARWKUENA                                              | 46 |
| 1-31 | GPIO_SETWKUENA                                                | 46 |
| 1-32 | GPIO_CLEARDATAOUT                                             | 47 |
| 1-33 | GPIO_SETDATAOUT                                               |    |
| 1-34 | Document Revision History                                     |    |
|      |                                                               |    |



# General-Purpose I/O (GPIO) Interface

This chapter describes the general-purpose I/O (GPIO) interface for the OMAP35x Applications Processor.

| Topic |                                                   | Page |
|-------|---------------------------------------------------|------|
|       |                                                   |      |
| 1.1   | General-Purpose I/O (GPIO) Interface Overview     | . 8  |
| 1.2   | General-Purpose Interface Environment             | 10   |
| 1.3   | General-Purpose Interface Integration             | 13   |
| 1.4   | General-Purpose Interface Functional Description  | 20   |
| 1.5   | General-Purpose Interface Basic Programming Model | 24   |
| 1.6   | General-Purpose Interface Registers               | 30   |
| 1.7   | Revision History                                  |      |
|       | •                                                 |      |



# 1.1 General-Purpose I/O (GPIO) Interface Overview

The general-purpose interface combines six general-purpose input/output (GPIO) banks.

Each GPIO module provides 32 dedicated general-purpose pins with input and output capabilities; thus, the general-purpose interface supports up to 192 (6 x 32) pins.

These pins can be configured for the following applications:

- Data input (capture)/output (drive)
- Keyboard interface with a debounce cell
- Interrupt generation in active mode upon the detection of external events. Detected events are
  processed by two parallel independent interrupt-generation submodules to support biprocessor
  operations.
- Wake-up request generation in idle mode upon the detection of external events.

These modules do not include pad control (pull up/down control, open-drain feature). For more information, see the *System Control Module* chapter.

#### 1.1.1 Global Features

The GPIO modules include the following global features:

- Synchronous interrupt requests in active mode from each channel are processed by two identical
  interrupt generation submodules used independently by the imaging video and audio accelerator
  (IVA2.2) and the microprocessor unit (MPU) subsystems. One of these interrupts is mapped on the
  IVA2.2 subsystem interrupt controller and the other on the MPU subsystem interrupt controller.
- Asynchronous wake-up requests in idle mode from input channels are merged together to issue one wake-up signal per GPIO module.
- Data input (capture)/output (drive)
- Power management support

The general-purpose interface has 12 interrupt lines (two interrupt lines per GPIO module instance).

Each GPIO module produces a wake-up request signal to the power, reset, and clock management (PRCM) module.

**Note:** Some features may not be available or supported in your particular device. For more information, see Chapter 1, the *OMAP35x Family* section, and your device-specific data manual.

Figure 1-1 shows an overview of the general-purpose interface.





Figure 1-1. General-Purpose Interface Overview

Each channel in the GPIO modules has the following features:

- The GPIOi.GPIO OE register controls the output capability for each pin.
- The output line level reflects the value written in the GPIOi.GPIO\_DATAOUT register through the L4 interconnect.
- The input line can be fed to the GPIO module through an optional and configurable debounce cell. (The debouncing time value is global for all ports of one GPIO module, so up to five different debouncing time values are possible.)
- The input line value is sampled into the GPIOi.GPIO\_DATAIN register and can be read through the L4 interconnect.
- In active mode, the input line can be used through level and edge detectors to trigger synchronous interrupts. The edge (rising, falling, or both) or the level (logical 0, logical 1, or both) used can be configured.
- In idle mode, the input line can be used to activate the asynchronous wake-up request (on edge detection: rising edge, falling edge, or both).

The module provides an alternative to the atomic test and set operations for the following registers:

- GPIOi.GPIO\_DATAOUT
- GPIOi.GPIO\_IRQENABLE1
- GPIOi.GPIO\_IRQENABLE2
- GPIOi.GPIO WAKEUPENABLE

For these registers, the modules implement the set-and-clear protocol register update (see Section 1.5.2, Set-and-Clear Instructions).



#### 1.2 **General-Purpose Interface Environment**

The general-purpose interface combines six GPIO modules for a flexible, user-programmable, general-purpose input/output (I/O) controller. The general-purpose interface implements functions that are not implemented with the dedicated controllers in the device and require simple input and/or output software-controlled signals. The general-purpose interface allows a variety of custom connections and expands the I/O capabilities of the system to the real world.

Figure 1-2 shows a typical application using the general-purpose interface.

Figure 1-2. General-Purpose Interface Typical Application System Overview



Figure 1-3. General-Purpose Interface Typical Application System Overview

#### Note: Temperature Sensing

Most memories provide a temperature sensor to control the auto-refresh duty cycle. The device monitors the temperature of the external memory using the pop\_tq\_temp\_sense\_ft ball and a GPIO input. To do this, pop to temp sense ft is connected to a GPIO through the customer board. This feature is application-dependent.

#### **CAUTION**

Due to buffer strength, an external serial resistor must be connected to the balls corresponding to gpio\_120 to gpio\_129.

The general-purpose interface can physically connect the device to a keyboard matrix and peripheral integrated circuits (ICs).

#### 1.2.1 GPIO as a Keyboard Interface

The general-purpose interface can be used as a keyboard interface. You can dedicate channels based on the keyboard matrix = \* c). Figure 1-4 shows row channels configured as inputs with the input debounce feature enabled. The row channels are driven high with an external pull-up. Column channels are configured as outputs and drive a low level.



Device

Row channels

Interrupt generation

Column channels

General Purpose Interface

Figure 1-4. General-Purpose Interface used as a Keyboard Interface

When a keyboard matrix key is pressed, the corresponding row and column lines are shorted together and a low level is driven on the corresponding row channel. This generates an interrupt based on the proper configuration (see Section 1.5.3, *Interrupt and wake-up*).

When the keyboard interrupt is received, the processor (MPU and/or IVA2.2 subsystem) can disable the keyboard interrupt and scan the column channels for the key coordinates.

- The scanning sequence has as many states as column channels: For each step in the sequence, the processor drives one column channel low and the others high.
- The processor reads the values of the row channels and thus detects which keys in the column are pressed.

At the end of the scanning sequence, the processor establishes which keys are pressed. The keyboard interface can then be reconfigured in the interrupt waiting state.



# 1.2.2 General-Purpose Interface Functional Interfaces

# 1.2.2.1 Basic General-Purpose Interface Pins

Table 1-1 lists the interface pins of the general-purpose interface.

Table 1-1. General-Purpose Interface Functional Pins Description

| Signal Name    | I/O <sup>(1)</sup> | Description (2)               | Module Reset Value                 |  |
|----------------|--------------------|-------------------------------|------------------------------------|--|
| gpio_[31:0]    | I/O                | GPIO in configuration mode 4. | Input until software configuration |  |
| gpio_[186:34]  | I/O                | GPIO in configuration mode 4. | Input until software configuration |  |
| gpio_[191:188] | I/O                | GPIO in configuration mode 4. | Input until software configuration |  |

I = Input, O = Output

<sup>(2)</sup> See the System Control Module chapter, for more information about pin configuration modes.



# 1.3 General-Purpose Interface Integration

#### 1.3.1 Description

Figure 1-5 highlights the general-purpose interface integration in the device.

Device General-purpose interface GPIO1 GPIO\_[31:0] L4 WKUP interconnect ppio\_[31:0] GPIO1 ICLK GPIO1\_DBCLK GPIO1\_MPU\_IRQ GPIO1\_IVA2\_IRQ GPIO1\_WAKE GPIO6\_IVA2\_IRQ GPIO [191:188] L4 PER interconnect gpio\_[191:188] GPIO [186:160] gpio\_[186:160] GPIO4 GPIO [159:128] GPIO3 WKUP\_L4\_ICLK ppio\_[159:128] PER\_L4\_ICLK **GPIO** 127 **p**io\_127 WKUP\_32K\_FCLK PER\_32K\_ALWON\_FCLK GPIO2\_ICLK BANDGAP TSHUT GPIO2\_DBCLK GPIO [126:96] gpio\_[127:96] GPIO\_[95:83] PRCM GPIO\_82 ppio\_82 GPIO\_81 gpio\_80 SDI PLL GPIO\_80 SDI ERROR SDI LOCK GPIO2 WAKE GPIO[6:1]\_SWAKEUP SDI\_RECAL GPIO [79:64] gpio\_[64:79] GPIO\_[63:34] GPIO2 IVA2 IRQ gpio\_[63:34] IVA2\_IRQ[32:28] IVA22SS interrupt controller DAC1 GPIO1\_33 GPIO2\_MPU\_IRQ M\_IRQ\_[34:29] TV\_DETECT MPU SS interrupt controller other GPIO modules (GPIO3 to GPIO5) (GPIO3 to GPIO6) 108-004

Figure 1-5. General-Purpose Interface Integration Overview

#### 1.3.1.1 Clocking, Reset, and Power-Management Scheme

# 1.3.1.1.1 Clocking

Each GPIO module uses two clocks:

Debounce clock: The 32-KHz debounce clock, GPIOi\_DBCLK, (where I = 1, 2, 3, 4, 5, and 6, with one
debounce clock per module), comes from the PRCM module and is used for the debounce cell logic
(without the corresponding configuration registers). This cell can sample the input line and filters the
input level using a programmed delay.

For GPIO2 to GPIO6, this clock is controlled by the EN\_GPIOi (where I = 2 to 6) bit PRCM.CM\_FCLKEN\_PER (0: disabled, 1: enabled the clock). For GPIO1, this clock is controlled by EN\_GPIO1 bit PRCM.CM\_FCLKEN\_WKUP[3] (0: disabled, 1: enabled the clock) for GPIO1.



• Interface clock: The interface clock, GPIOi\_ICLK (where I = 1, 2, 3, 4, 5, and 6), comes from the PRCM module and is used throughout the GPIO module (except within the debounce cell logic). The interface clock clocks the data exchanges between the L4 interconnect and the internal logic. The clock-gating features allow module power consumption to be adapted to the activity.

For GPIO1, this clock is controlled by the EN\_GPIO1 bit PRCM.CM\_ICLKEN\_WKUP[3] (0: disabled, 1:enabled the clock) and AUTO\_GPIO1 bit PRCM.CM\_AUTOIDLE\_WKUP[3] (enables/disables automatic control of the interface clock). For GPIO2 to GPIO6, this clock is controlled by the EN\_GPIOi (where I = 2 to 6) bit PRCM.CM\_ICLKEN\_PER (0: disabled, 1: enabled the clock) and AUTO\_GPIOi (where I = 2 to 6) bit PRCM.CM\_AUTOIDLE\_PER (enables/disables automatic control of the interface clock). Table 25-2 describes the GPIO module clocks.

Attribute Frequency Name Mapping Comments Debounce clock 32 KHz GPIOi\_DBCLK, where I = 2 to 6 PER\_32K\_ALWON\_F Source is PRCM module. CLK GPIO1\_DBCLK WKUP\_32K\_CLK Interface clock Depends on GPIOi\_ICLK, where I = 2 to 6 PER\_L4\_ICLK PRCM registers settings GPIO1\_ICLK WKUP\_L4\_ICLK

Table 1-2. Clocks

#### 1.3.1.1.2 Reset

The general-purpose interface can be reset by using the domain reset (hardware reset) or by setting a dedicated configuration bit (software reset) in each GPIO module.

- Hardware reset: The GPIO2 to GPIO6 modules are attached to the PER\_RST reset domain. The GPIO1 module is attached to the WKUP\_RST reset domain.
  - The hardware reset has a global reset action on the GPIO modules of the general-purpose interface. All configuration registers and internal logic are reset when it is active (low level). In each GPIO module, the RESETDONE bit GPIOi.GPIO\_SYSSTATUS[0] monitors the internal reset status; it is set when the reset completes. For more information, see the *Power, Reset, and Clock Management* chapter.
- Software reset: Each GPIO module has its own software reset using the GPIOi.GPIO\_SYSCONFIG[1] SOFTRESET bit (where I = 1, 2, 3, 4, 5, or 6). The software reset has the same effect as the hardware reset signal, but this reset can be applied on one module or more.
  - Writing 1 to SOFTRESET bit GPIOi.GPIO\_SYSCONFIG[1](where I = 1, 2, 3, 4, 5, or 6) resets the module. Bit value 1 remains until the reset is complete. When the software reset is complete, the GPIOi.GPIO\_SYSCONFIG[1] SOFTRESET bit is automatically reset to 0 and has the same effect as the hardware reset. The GPIOi.GPIO\_SYSSTATUS[0] RESETDONE is cleared during a software reset. This bit is set to 1 when the software reset is complete.

#### 1.3.1.1.3 Power Domain

The GPIO1 module is attached to the WKUP power domain (see the *Power, Reset, and Clock Management* chapter). This domain is composed of the logic permanently supplied to manage domain power state transitions and detect wake-up events. The WKUP power domain is continuously active. The GPIO2 to GPIO6 modules are attached to the PER power domain (see the *Power, Reset, and Clock Management* chapter). The PER power domain is not active continuously.

#### 1.3.1.1.4 Power Management



#### 1.3.1.1.4.1 Idle Scheme

To save dynamic consumption, an efficient idle scheme is based on the following:

- · An efficient local autoclock gating for each module
- The implementation of control sideband signals between the PRCM module and each module

This enhanced idle control allows clocks to be activated and deactivated safely without requiring a complex software management.

The idle mode request, idle acknowledge, and wake-up request (GPIOi\_SWAKEUP, where I = 1, 2, 3, 4, 5, and 6) are sideband signals between the PRCM module and the general-purpose interface (see Section 1.3.1.2, *Hardware Requests*).

#### 1.3.1.1.4.2 Operating Modes

The following four operating modes are defined for the modules:

- Active mode: The module runs synchronously on the interface clock; interrupts can be generated based on the configuration and external signals.
- Idle mode: Power-saving mode with the module in a waiting state. The interface clock can be stopped, an interrupt cannot be generated, and a wake-up signal can be generated based on the configuration and external signals.
  - If the debounce clock provided by the PRCM module is active, the debounce cell can sample and filter the input to generate a wake-up event. If the debounce clock is inactive, the debounce cell gates all input signals and thus cannot be used.
- Inactive mode: The module has no activity. The interface clock can be stopped, an interrupt cannot be generated, and the wake-up feature is inhibited.
- Disabled mode: The module is not used. The internal clock paths are gated, and an interrupt or wake-up request cannot be generated.

The idle and inactive modes are configured within the module and activated on request by the PRCM module (see the *Power, Reset, and Clock Management* chapter) through sideband signals (see Section 1.3.1.1.4.3, *System Power Management and Wake-up*).

The disabled mode is set by software through a dedicated configuration bit, the GPIOi.GPIO\_CTRL[0] DISABLEMODULE bit (0: the module is enabled and clocks are not gated; 1: the module is disabled and clocks are gated). It unconditionally gates the internal clock paths that are not used for the L4 interconnect.

#### 1.3.1.1.4.3 System Power Management and Wake-Up

The PRCM module can require the GPIO modules to be idled for power saving purposes.

The general-purpose interface has six identical idle mode request/acknowledge (handshake) mechanisms with the PRCM module (see Figure 1-5 and Section 1.3.1.2, *Hardware Requests*): one per GPIO module. The general-purpose interface allows the GPIO modules to enter idle mode based on the GPIOi.GPIO SYSCONFIG[4:3] IDLEMODE field.

The idle acknowledge depends on the configuration and activity of each GPIO module:

Smart-idle mode (recommended)

When the GPIO module is configured in smart-idle mode (GPIOi.GPIO\_SYSCONFIG[4:3] IDLEMODE field [10]) and receives an idle request from the PRCM module (for GPIO2 to GPIO6: the corresponding bits in the PRCM.CM\_FCLKEN\_PER and PRCM.CM\_ICLKEN\_PER registers cleared to 0 or the corresponding bit in the PRCM.CM\_AUTOIDLE\_PER bit set to 1 and L4 interface clock idle transitions; for GPIO1: PRCM.CM\_FCLKEN\_ WKUP[3] EN\_GPIO1 bit cleared to 0, PRCM.CM\_ICLKEN\_WKUP[3] EN\_GPIO1 bit cleared to 0, or PRCM.CM\_AUTOIDLE\_WKUP[3] AUTO\_ GPIO1 bit set to 1 and L4 interface clock idle transitions), the GPIO module checks for more activity (capture of the input GPIO pins in the GPIOi.GPIO\_DATAIN register is complete with no pending interrupt; all interrupt status bits are cleared); and there is no access to GPIO.GPIO\_DEBOUNCINGTIME register pending to be synchronized.

Idle acknowledge is then asserted and the module enters in idle-mode. It waits for active system clock gating by the PRCM module (when all peripherals supplied by the same L4 interface clock domain are also ready for idle).



Idle mode (that is, when the PRCM module gates the interface clock), no interrupt occurs and the module is ready to issue a wake-up request.

When the expected transition occurs on an enabled GPIO input pin, the GPIO module exits from idle mode, if the GPIOi.GPIO\_SYSCONFIG[2] ENAWAKEUP bit is set to 1 (wake-up capability enabled), and the corresponding bit in the PRCM.PM\_WKEN\_PER register is also set to 1 for the GPIO2 to GPIO6 modules, and/or the PRCM.PM WKEN WKUP[3] EN GPIO1 bit is also set to 1 for GPIO1.

#### Force-idle mode

When the GPIO module is configured in force-idle mode (GPIOi.GPIO SYSCONFIG[4:3] IDLEMODE field [00]) and receives an idle request from the PRCM module (for the GPIO2 to GPIO6: the corresponding bits in the PRCM.CM\_FCLKEN\_PER and PRCM.CM\_ICLKEN\_PER registers cleared to 0 or the corresponding bit in the PRCM.CM\_AUTOIDLE\_PER bit set to 1 and L4 interface clock idle transitions; for the GPIO1: PRCM.CM\_FCLKEN\_ WKUP[3] EN\_GPIO1 bit cleared to 0, PRCM.CM ICLKEN WKUP[3] EN GPIO1 bit cleared to 0, or PRCM.CM AUTOIDLE WKUP[3] AUTO GPIO1 bit set to 1 and L4 interface clock idle transitions), the GPIO module waits unconditionally for active system clock gating by the PRCM module. (This occurs only when all peripherals supplied by the same L4 interface clock domain are also ready for idle.) When in idle mode (that is, when the PRCM module gates the interface clock), the module (in inactive mode) has no activity, the interface clock paths are gated, an interrupt cannot be generated, and the wake-up feature is totally inhibited.

#### No-idle mode

When the GPIO module is configured in no-idle mode (GPIOi.GPIO SYSCONFIG[4:3] IDLEMODE field [01]) and receives an idle request from the PRCM module (for the GPIO2 to GPIO6: the corresponding bits in the PRCM.CM\_FCLKEN\_PER and PRCM.CM\_ICLKEN\_PER registers cleared to 0 or the corresponding bit in the PRCM.CM\_AUTOIDLE\_PER bit set to 1 and L4 interface clock idle transitions; for the GPIO1: PRCM.CM\_FCLKEN\_ WKUP[3] EN\_GPIO1 bit cleared to 0, PRCM.CM\_ICLKEN\_WKUP[3] EN\_GPIO1 bit cleared to 0 or PRCM.CM\_AUTOIDLE\_WKUP[3] AUTO GPIO1 bit set to 1 and L4 interface clock idle transitions), the GPIO module does not go to the idle mode and the idle acknowledge is never sent.

Note: The GPIO2 to GPIO6 idle state can be checked by reading the corresponding status bits in the PRCM.CM\_IDLEST\_PER register (0: active, 1: idle) and is idle only when the GPIO2 to GPIO6 modules are configured in smart-idle mode and have asserted their idle acknowledge.

The GPIO1 idle state can be checked by the PRCM.CM\_IDLEST\_WKUP[3] ST\_GPIO1 bit (0: idle, 1: active) and is idle only when the GPIO1 module is configured in smart-idle mode and has asserted its idle acknowledge.

The GPIO2 to GPIO6 wake-up status can be checked by accessing the corresponding bits in the PRCM.PM WKST PER register (read 0: no wake-up occurred; read 1: wake-up occurred: write 1: status bit reset).

The GPIO1 wake-up status can also be checked by the PRCM.PM WKST WKUP[3] ST GPIO1 bit (read 0: no wake-up occurred; read 1: wake-up occurred; write 1: status bit reset).

# 1.3.1.1.4.4 Module Power Saving

The GPIO module has local power management by internal clock-gating features:

- Internal interface clock gating: The clock for the L4 interconnect logic can be gated when the module is not accessed, if the GPIOi.GPIO\_SYSCONFIG[0] AUTOIDLE bit is set. Otherwise, this logic is free-running on the interface clock.
- Clock gating for the input data sample logic: Clock for the input data sample logic can be gated when the data in register is not accessed.
- Clock gating for the event detection logic: Each GPIO module implements four clock groups used for the logic in the synchronous events detection. Each group of eight input GPIO pins has a separate enable signal depending on the edge/level detection register setting. If a group requires no detection, the corresponding clock is gated off (see Section 1.5.1, Power Saving by Grouping the Edge/Level Detection). All channels are also gated using a one-out-of-N scheme. N is the GATINGRATIO field



GPIOi.GPIO\_CTRL[2:1] and can take the values 1 (b00), 2 (0b01), 4 (b10), or 8 (0b11). The interface clock is enabled for this logic one cycle every N cycles. When N is equal to 1, there is no gating and this logic is free-running on the interface clock. When N is 2, 4, or 8, this logic is running at the equivalent frequency of interface clock frequency divided by N.

- Inactive mode: In inactive mode, all internal clock paths are gated.
- Disabled mode: All internal clock paths not used for the L4 interconnect are gated. The GPIOi.GPIO\_CTRL[0] DISABLEMODULE bit controls a clock-gating feature at the module level. When set to 1, this bit forces clock gating for all internal clock paths. Module internal activity is suspended. The L4 interconnect is not affected by this bit.

The interface clock gating is controlled with the GPIOi.GPIO\_SYSCONFIG[0] AUTOIDLE bit, which is used to save power when the module is not used because of the multiplexing configuration selected at the chip level. This bit has precedence over all other internal configuration bits.

#### 1.3.1.2 Hardware Requests

#### 1.3.1.2.1 Interrupt Requests

All interrupt sources (the 32 input GPIO channels) are merged to issue two synchronous interrupt requests in each GPIO module. Thus, the general-purpose interface has 12 interrupt lines (two interrupt lines per GPIO module instance).

Synchronous interrupt request lines 1 and 2 are active depending on their respective interrupt enable 1 and 2 registers (GPIOi.GPIO\_IRQENABLE1 and GPIOi.GPIO\_IRQENABLE2).

- Synchronous interrupt request line 1 is mapped on the MPU interrupt controller.
- Synchronous interrupt request line 2 is mapped on the IVA2.2 interrupt controller.

Table 1-3 lists the interrupt lines that are driven out from the general-purpose interface to the MPU subsystem and IVA2.2 subsystem interrupt controller.

|                        |              | -                                                         |  |  |
|------------------------|--------------|-----------------------------------------------------------|--|--|
| Name                   | Mapping      | Comments                                                  |  |  |
| GPIO1 Module           |              |                                                           |  |  |
| GPIO1_IVA2_IRQ         | IVA2_IRQ[28] | Destination is the IVA2.2 subsystem interrupt controller. |  |  |
| GPIO1_MPU_IRQ          | M_IRQ_29     | Destination is the MPU subsystem interrupt controller.    |  |  |
| GPIO2 Module           |              |                                                           |  |  |
| GPIO2_IVA2_IRQ         | IVA2_IRQ[29] | Destination is the IVA2.2 subsystem interrupt controller. |  |  |
| GPIO2_MPU_IRQ          | M_IRQ_30     | Destination is the MPU subsystem interrupt controller.    |  |  |
| GPIO3 Module           |              |                                                           |  |  |
| GPIO3_IVA2_IRQ         | IVA2_IRQ[30] | Destination is the IVA2.2 subsystem interrupt controller. |  |  |
| GPIO3_MPU_IRQ M_IRQ_31 |              | Destination is the MPU subsystem interrupt controller.    |  |  |
| GPIO4 Module           |              |                                                           |  |  |
| GPIO4_IVA2_IRQ         | IVA2_IRQ[31] | Destination is the IVA2.2 subsystem interrupt controller. |  |  |
| GPIO4_MPU_IRQ          | M_IRQ_32     | Destination is the MPU subsystem interrupt controller.    |  |  |
| GPIO5 Module           |              |                                                           |  |  |
| GPIO5_IVA2_IRQ         | IVA2_IRQ[32] | Destination is the IVA2.2 subsystem interrupt controller. |  |  |
| GPIO5_MPU_IRQ          | M_IRQ_33     | Destination is the MPU subsystem interrupt controller.    |  |  |
| GPIO6 Module           |              |                                                           |  |  |
| GPIO6_IVA2_IRQ         | IVA2_IRQ[43] | Destination is the IVA2.2 subsystem interrupt controller. |  |  |
| GPIO6_MPU_IRQ          | M_IRQ_34     | Destination is the MPU subsystem interrupt controller.    |  |  |

Table 1-3. Interrupts



#### 1.3.1.2.1.1 Wake-Up Generation

The GPIO1 module of the general-purpose interface is attached to the WKUP power domain (see the *Power, Reset, and Clock Management* chapter) and can wake up the system.

**Note:** The GPIO2 to GPIO6 modules belong to the PER power domain and thus have wake-up system capability only when the PER power domain is active.

All wake-up sources (the 32 input GPIO channels) are merged together to issue a single asynchronous wake-up request in each GPIO module following the expected transition(s) (based on register programming). Each GPIO module generates a wake-up signal to the PRCM module.

Note: Only gpio\_1, gpio\_9, gpio\_10, gpio\_11, gpio\_30 and gpio\_31 can be used to generate a direct wake-up event. The other GPIO1 pins can not be used to generate a direct wake up event because they are connected to the device I/O pad logic in the CORE power domain (VDD2). When the CORE power domain is off, the I/O pins of the GPIO1 module, which are supplied by VDD2, cannot generate a wake-up event.

The asynchronous wake-up request line is active based on the GPIOi.GPIO\_WAKEUPENABLE register (where I = 1, 2, 3, 4, 5, and 6).

#### **CAUTION**

The wake-up capabilities of the GPIO2 to GPIO6 modules are operational only when the PER power domain is active.

Table 1-4 shows the wake-up signals mapping.

Table 1-4. Wake-Up Signals

| Name       | Mapping       | Comments                                                        |
|------------|---------------|-----------------------------------------------------------------|
| GPIOi_WAKE | GPIOi_SWAKEUP | Where I = 1, 2, 3, 4, 5, and 6. Destination is the PRCM module. |

Table 1-5 describes the GPIO channels.

Table 1-5. GPIO Channel Description

| Channel<br>Number   | Type (1) | Mapping      | Wake-Up<br>Feature | Comments                                                               |
|---------------------|----------|--------------|--------------------|------------------------------------------------------------------------|
| <b>GPIO1 Module</b> |          |              |                    |                                                                        |
| [31:0]              | I/O      | gpio_[31:0]  | Yes                | GPIO <sup>(2)</sup>                                                    |
| GPIO2 Module        |          |              |                    |                                                                        |
| [0]                 | I        | -            | No                 | Not available on external balls. Read value is always 0.               |
| [1]                 | l        | TV_DETECT    | Yes                | Internal TV detection signal from the 10-bit composite/luma video DAC1 |
| [31:2]              | I/O      | gpio_[63:34] | Yes                | GPIO (2)                                                               |
| GPIO3 Module        |          |              |                    |                                                                        |
| [15:0]              | I/O      | gpio_[79:64] | Yes                | GPIO (2)                                                               |
| [16]                | I/O      | gpio_80      | Yes                | GPIO (2)                                                               |
|                     |          |              |                    |                                                                        |

I = Input, O = Output

<sup>(2)</sup> Configuration mode 4. See the *System Control Module* chapter.



Table 1-5. GPIO Channel Description (continued)

| Channel<br>Number   | Type <sup>(1)</sup> | Mapping                                     | Wake-Up<br>Feature | Comments                                                             |
|---------------------|---------------------|---------------------------------------------|--------------------|----------------------------------------------------------------------|
|                     | I                   | SDI_RECAL                                   | Yes                | Internal SDI_RECAL signal from the SDI PLL module <sup>(3)</sup>     |
| [17]                | I/O                 | gpio_81                                     | Yes                | GPIO (2)                                                             |
|                     | I                   | SDI_LOCK                                    | Yes                | Internal SDI_LOCK signal from the SDI PLL module <sup>(3)</sup>      |
| [18]                | I/O                 | gpio_82                                     | Yes                | GPIO (2)                                                             |
|                     | I                   | SDI_ERROR                                   | Yes                | Internal SDI_ERROR signal from the SDI PLL module <sup>(3)</sup>     |
| [31:19]             | I/O                 | gpio_[95:83]                                | Yes                | GPIO (2)                                                             |
| <b>GPIO4 Module</b> |                     |                                             |                    |                                                                      |
| [2:0]               | I/O                 | gpio_[98:96]                                | Yes                | GPIO (2)                                                             |
| [4:3]               | I                   | gpio_[99:100]                               | Yes                | GPIO (2)                                                             |
|                     | I                   | cam_d0<br>cam_d1                            | No <sup>(4)</sup>  | Camera parallel data lines. (4)                                      |
|                     | I                   | csi_dx2<br>csi_dy2                          | No <sup>(4)</sup>  | Camera serial mode clock and data lines.                             |
| [15:5]              | I/O                 | gpio_[111:101]                              | Yes                | GPIO (2)                                                             |
| [19:16]             | I                   | gpio_[115:112]                              | Yes                | GPIO (2)                                                             |
|                     | ı                   | csi_dx0,<br>csi_dy0,<br>csi_dx1,<br>csi_dy1 | No <sup>(4)</sup>  | Camera serial mode clock and data lines. (4)                         |
| [30:20]             | I/O                 | gpio_[126:116]                              | Yes                | GPIO (2)                                                             |
| [31]                | I/O                 | gpio_127                                    | Yes                | GPIO (2)                                                             |
|                     | 1                   | TSHUT                                       | Yes                | Internal TSHUT signal from the BANDGAP module for the SRAMs LDOs (3) |
| GPIO5 Module        |                     |                                             |                    |                                                                      |
| [31:0]              | I/O                 | gpio_[159:128]                              | Yes                | GPIO (2)                                                             |
| GPIO6 Module        |                     |                                             |                    |                                                                      |
| [26:0]              | I/O                 | gpio_[186:160]                              | Yes                | GPIO (2)                                                             |
| [27]                | I                   | -                                           | No                 | Not available on external balls. Read value is always 0.             |
| [31:28]             | I/O                 | gpio_[191:188]]                             | Yes                | GPIO (2)                                                             |

<sup>(3)</sup> All configuration modes except configuration mode 4. See the System Control Module chapter.

Note:

The thermal shutdown comparator output signal (TSHUT) is an output from the BANDGAP module. This signal is low during normal operation and goes high during a thermal shutdown event. When channel 31 of the GPIO4 is not connected to a ball of the device (the corresponding pin is configured in a mode different from the configuration mode 4; see \the System Control Module chapter, for more information about pin configuration), TSHUT is connected to channel 31 of the GPIO4, and an interrupt can be generated when a low-to-high transition occurs on TSHUT whether or not the interrupt generation for channel 31 of the GPIO4 is correctly configured.

<sup>(4)</sup> See Chapter 12, Camera ISP



108-005

#### 1.4 General-Purpose Interface Functional Description

Figure 1-6 shows the general-purpose interface description.

Legend: GPIO1 to GPIO6 interconnect Writable Sleep mode request Interface registers management Debouncing value System configuration Internal clock handling I/O pins clock Interrupt Interrupt enable1 to MPU Output enable register Synchronization Data input register Interrupt status Level detection control reaister Interrupt Data output register Interrupt Active mode level OR32 status 32 register 2 to DSP Active mode edge Debouncing detection Interrupt enable2 Edge detection control OR32 Wake-up Idle mode edge Debouncing enable detection Wake-up enable Channel 0...31

Figure 1-6. General-Purpose Interface Description

Figure 1-6 details the GPIO modules in the general-purpose interface block diagram with their configuration registers and their main functional paths:

 The synchronous path (for active mode operation) used to generate a synchronous interrupt request on expected event detection on any input GPIO; the synchronous interrupt request lines 1 and 2 are active based on their respective interrupt enable 1 and 2 registers (GPIOi.GPIO\_IRQENABLE1 and GPIOi.GPIO\_IRQENABLE2). See Figure 1-7.



Figure 1-7. Synchronous Path

 The asynchronous path (for idle mode operation) used to generate an asynchronous wake-up request on the expected edge detection on any input GPIO; the asynchronous wake-up request line is active based on the wake-up enable register. See Figure 1-8.





Figure 1-8. Asynchronous Path

 The blocks handling the internal clock (clock gating) and managing the sleep mode request/acknowledge protocol (enabling the synchronous path in active mode and the asynchronous path in idle mode).

#### 1.4.1 Interrupt and Wake-Up Features

#### 1.4.1.1 Synchronous Path: Interrupt Request Generation

The general-purpose interface has 12 interrupt lines (two interrupt lines per GPIO module instance). The 12 interrupt signals are GPIOi\_MPU\_IRQ (used by the MPU subsystem) and GPIOi\_IVA2\_IRQ (used by the IVA2.2 subsystem), where I = 1, 2, 3, 4, 5, and 6.

Synchronous interrupt requests from each channel are processed by two identical interrupt generation submodules used independently by the IVA2.2 subsystem and the MPU subsystem. Each submodule controls its own synchronous interrupt request line and has its own interrupt enable (GPIOi.GPIO\_IRQENABLE1 or GPIOi.GPIO\_IRQENABLE2) and interrupt status (GPIOi.GPIO\_IRQSTATUS1 or GPIOi.GPIO\_IRQSTATUS2) registers. The interrupt enable register selects the channel(s) considered for the interrupt request generation, and the interrupt status register determines which channel(s) activate the interrupt request. Event detection on GPIO channels is reflected in the interrupt status registers independent of the content of the interrupt enable registers.

In active mode, when the GPIO configuration registers are set to enable the interrupt generation (see Section 1.5.3, *Interrupt and wake-up*), a synchronous path samples the transitions and levels on the input GPIO with the internally gated interface clock (see Section 1.3.1.1.4.4, *Module Power Saving*). When an event matches the programmed settings (see Section 1.5.3, *Interrupt and wake-up*), the corresponding bit in the interrupt status register is set to 1 and, on the following interface clock cycle, the interrupt lines 1 and/or 2 are activated (depending on the interrupt enable registers).

Because of the sampling operation, the minimum pulse width on the input GPIO to trigger a synchronous interrupt request is two times the internally gated interface clock period (the internally gated interface clock period equals *N* times the interface clock period; see Section 1.3.1.1.4.4, *Module Power Saving*). This minimum pulse width must be met before and after any expected level transition detection. Level detection requires the selected level to be stable for at least two times the internally gated interface clock period to trigger a synchronous interrupt.

Because the module is synchronous, latency is minimal between the expected event occurrence and the activation of the interrupt line(s). This latency must not exceed four internally gated interface clock cycles + one interface clock cycle when the debounce feature is not used.

When the debounce feature is active, the latency depends on the debouncing time register (GPIOi.GPIO\_DEBOUNCINGTIME) value (see Section 1.5.5, Debouncing Time) and is less than three internally gated interface clock cycles + two interface clock cycle + GPIOi.GPIO\_DEBOUNCINGTIME register value debounce clock cycles + three debounce clock cycles.

Synchronous interrupt request line 1 is mapped on the MPU interrupt controller.

Synchronous interrupt request line 2 is mapped on the IVA2.2 interrupt controller.

Figure 1-9 shows an overview of the interrupt request generation.



Figure 1-9. Interrupt Request Generation

#### 1.4.1.2 Asynchronous Path: Wake-Up Request Generation

The general-purpose interface has six wake-up lines (one wake-up line per GPIO module instance) connected to the PRCM module.

Asynchronous wake-up requests from input channels are merged to issue one wake-up signal to the system per GPIO module. The wake-up enable register (GPIOi.GPIO\_WAKEUPENABLE) selects the channel(s) considered for the wake-up request generation. The asynchronous wake-up request is reflected into the synchronous interrupt status registers (GPIOi.GPIO\_IRQSTATUS1 and GPIOi.GPIO IRQSTATUS2).

In idle mode (the interface clock is shut down and the GPIO configuration registers are programmed; see Section 1.5.3, *Interrupt and wake-up*), an asynchronous path detects the expected transition(s) on a GPIO input (based on register programming) and activates an asynchronous wake-up request by the sideband signal (GPIOi\_SWAKEUP, where I = 1, 2, 3, 4, 5, and 6), if the wake-up enable register is set.

When the system is awakened, the interface clock is restarted and synchronously set to 1 based on the input GPIO pin triggering the wake-up request and the corresponding bit in the interrupt status registers (GPIOi.GPIO\_IRQSTATUS1 and GPIOi.GPIO\_IRQSTATUS2). On the following internal clock cycle, the interrupt lines 1 and/or 2 are active (active low) when the corresponding bits are set in the interrupt enable registers (GPIOi.GPIO\_IRQENABLE1 and GPIOi.GPIO\_IRQENABLE2).

**Note:** When debouncing is not enabled, a minimum input pulse width does not trigger the wake-up request because there is no sampling operation.

When debouncing is enabled, the minimum pulse width is set by the specified debouncing time.

The GPIOi.GPIO\_SYSCONFIG[2] ENAWAKEUP bit enables or disables the GPIO wake-up feature globally. If the bit is 0, the wake-up enable register (GPIOi.GPIO\_WAKEUPENABLE) has no effect.



Figure 1-10 shows an overview of the wake-up request generation.



Figure 1-10. Wake-Up Request Generation

#### 1.4.1.3 Interrupt (or Wake-Up) Line Release

When the host processor (the MPU and/or IVA2.2 subsystem in the device) receives an interrupt request issued by the GPIO module, it reads the corresponding interrupt status register (GPIOi.GPIO\_IRQSTATUS1) to determine which GPIO input triggered the interrupt (or the wake-up request).

After servicing the interrupt (or acknowledging the wake-up request), the processor resets the status bit and releases the interrupt line by writing 1 in the corresponding bit of the interrupt status register. If there is still a pending interrupt request to serve (all bits in the interrupt status register that are not masked by the interrupt enable register are not cleared), the interrupt line is reasserted.

Note: The status bit must be reset to re-enter idle mode.



#### 1.5 **General-Purpose Interface Basic Programming Model**

#### 1.5.1 Power Saving by Grouping the Edge/Level Detection

Each GPIO module implements four gated clocks used by the edge/level detection logic to save power. Each group of eight input GPIO pins generates a separate enable signal depending on the edge/level detection register setting (because the input is 32 bits, four groups of eight inputs are defined for each GPIO module). If a group requires no edge/level detection, then the corresponding clock is gated (cut off). Grouping the edge/level enable can save the power consumption of the module as described in the following example.

If any of the registers:

GPIOi.GPIO LEVELDETECT0 GPIOi.GPIO LEVELDETECT1 GPIOi.GPIO\_RISINGDETECT GPIOi.GPIO\_FALLINGDETECT

are set to 0x01 01 01 01, then all clocks are active (power consumption is high).

are set to 0x00 00 00 FF, then a single clock is active (power saving).

Note: When the clocks are enabled by writing to the GPIOi.GPIO\_LEVELDETECTO, GPIOi.GPIO\_LEVELDETECT1, GPIOi.GPIO\_RISINGDETECT, and GPIOi.GPIO FALLINGDETECT registers, the detection starts after five clock cycles. This period is required to clean the synchronization edge/level detection pipeline.

The mechanism is independent of each clock group. If the clock has been started before and a new setting is performed, the following is recommended: First, set the new detection required; second, disable the previous setting (if necessary). In this way, the corresponding clock is not gated and the detection starts immediately.

#### 1.5.2 Set-and-Clear Instructions

#### 1.5.2.1 Description

The GPIO module implements the set-and-clear protocol register update for the GPIOi.GPIO DATAOUT. GPIOi.GPIO\_IRQENABLE1, GPIOi.GPIO\_IRQENABLE2, and GPIOi.GPIO\_WAKEUPENABLE registers. This protocol is an alternative to the atomic test and set operations and consists of writing operations at dedicated addresses (one address for setting bit[s] and one address for clearing bit[s]). The data to write is 1 at bit position(s) to clear (or to set) and 0 at unaffected bit(s). Registers can be accessed in two ways:

- Standard: Full register read and write operations at the primary register address
- Set and clear (recommended): Separate addresses are provided to set (and clear) bits in registers. Writing 1 at these addresses sets (or clears) the corresponding bit into the equivalent register; writing a 0 has no effect.

Therefore, for these registers, three addresses are defined for one unique physical register. Reading these addresses has the same effect and returns the register value.

#### 1.5.2.2 Clear Instruction

#### 1.5.2.2.1 Clear Registers Addresses

Clear interrupt enable registers (GPIOi.GPIO\_CLEARIRQENABLE1 and GPIOi.GPIO\_CLEARIRQENABLE2).

A write operation in the clear interrupt enable1 (or enable2) register clears the corresponding bit in the interrupt enable1 (or enable2) register when the written bit is 1; a written bit at 0 has no effect.



A read of the clear interrupt enable1 (or enable2) register returns the value of the interrupt enable1 (or enable2) register.

Clear wake-up enable register (GPIOi.GPIO CLEARWKUENA).

A write operation in the clear wake-up enable register clears the corresponding bit in the wake-up enable register when the written bit is 1; a written bit at 0 has no effect.

A read of the clear wake-up enable register returns the value of the wake-up enable register.

Clear data output register (GPIOi.GPIO CLEARDATAOUT).

A write operation in the clear data output register clears the corresponding bit in the data output register when the written bit is 1; a written bit at 0 has no effect.

A read of the clear data output register returns the value of the data output register.

# 1.5.2.2.2 Clear Instruction Example

Assume the data output register (or one of the interrupt/wake-up enable register) contains the binary value, 0x0000 0001 0000 0001, and you want to clear the bit 0.

With the clear instruction feature, write 0x0000 0000 0000 0001 at the address of the clear data output register (or at the address of the clear interrupt/wake-up enable register). After this write operation, a reading of the data output register (or the interrupt/wake-up enable register) returns 0x0000 0001 0000 0000; the bit 0 is cleared.

**Note:** Although the general-purpose interface registers are 32 bits wide, only the less-significant 16 bits are represented in this example.

Figure 1-11 shows an example of a clear instruction.

Figure 1-11. Write @ GPIO\_CLEARDATAOUT Register Example



#### 1.5.2.3 Set Instruction

#### 1.5.2.3.1 Set Registers Addresses

Set interrupt enable registers (GPIOi.GPIO\_SETIRQENABLE1 and GPIOi.GPIO\_SETIRQENABLE2).

A write operation in the set interrupt enable1 (or enable2) register sets the corresponding bit in the interrupt enable1 (or enable2) register when the written bit is 1; a written bit at 0 has no effect.

A read of the set interrupt enable1 (or enable2) register returns the value of the interrupt enable1 (or enable2) register.

Set wake-up enable register (GPIOi.GPIO\_SETWKUENA).

A write operation in the set wake-up enable register sets the corresponding bit in the wake-up enable register when the written bit is 1; a written bit at 0 has no effect.

A read of the set wake-up enable register returns the value of the wake-up enable register.

Set data output register (GPIOi.GPIO\_SETDATAOUT).

A write operation in the set data output register sets the corresponding bit in the data output register when the written bit is 1; a written bit at 0 has no effect.

A read of the set data output register returns the value of the data output register.



#### 1.5.2.3.2 Set Instruction Example

Assume the interrupt enable1 (or enable2) register (or the data output register) contains the binary value, 0x0000 0001 0000 0000, and you want to set the bits 15, 3, 2, and 1.

With the set instruction feature, write 0x1000 0000 0000 1110 at the address of the set interrupt enable1 (or enable2) register (or at the address of the set data output register). After this write operation, a reading of the interrupt enable1 (or enable2) register (or the data output register) returns 0x1000 0001 0000 1110; the bits 15, 3, 2, and 1 are set.

**Note:** Although the general-purpose interface registers are 32 bits wide, only the less-significant 16 bits are represented in this example.

Figure 1-12 shows an example of a set instruction.

Figure 1-12. Write @ GPIO\_SETIRQENABLEx Register Example



The set wake-up enable register offers the same feature with the wake-up enable register.

# 1.5.3 Interrupt and Wake-up

#### 1.5.3.1 Involved Configuration Registers

Interrupt enable registers (GPIOi.GPIO\_IRQENABLE1 and GPIOi.GPIO\_IRQENABLE2)

The interrupt enable1 (or interrupt enable2) register allows masking of the expected transition on input GPIO to prevent the generation of an interrupt request on line1 (or line2). The interrupt enable registers are programmed synchronously with the interface clock.

These registers can be accessed with direct read/write operations or using the alternate set and clear protocol register update feature. This feature enables to set or clear specific bits of these registers with a single write access to the corresponding set interrupt enable1 (or interrupt enable2) registers (or to the clear interrupt enable1 [or interrupt enable2] registers) address (see Section 1.5.2, Set-and-Clear Instructions).

• Wake-up enable register (GPIOi.GPIO WAKEUPENABLE)

The wake-up enable register allows masking of the expected transition on input GPIO to prevent the generation of a wake-up request. The wake-up enable register is programmed synchronously with the interface clock before any idle mode request coming from the host processor.

This register can be accessed with direct read/write operations or by using the alternate set and clear protocol register update feature. This feature allows setting or clearing specific bits of this register with a single write access to the set wake-up enable register (or to the clear wake-up enable register) address (see Section 1.5.2, Set-and-Clear Instructions).

**Note:** It must be a correlation between Wake-up enable and interrupt enable registers. If a GPIO pin has a Wake-up configured on it, it should also have the corresponding interrupt enabled (on one of the 2 interrupt lines). Otherwise, it is possible to have a Wake-up event, but after exiting the Idle state, no interrupt will be generated, thus the corresponding bit from the interrupt status register will not be cleared, and the module will not acknowledge a future Idle Request.

Interrupt status registers (GPIOi.GPIO\_IRQSTATUS1 and GPIOi.GPIO\_IRQSTATUS2).
 The interrupt status1 (or interrupt status2) register determines which of the input GPIO pins triggered



the interrupt line1 (or interrupt line2) request (or the wake-up line).

are set when the GPIO module is awake.

When a bit in this register is set to 1, it indicates that the corresponding GPIO pin is requesting the interrupt (or the wake-up). To reset a bit in this register, write 1 to the appropriate bit. However, an interrupt cannot be generated by writing 1 to the interrupt status1 (or interrupt status2) register. If 0 is written to a bit in this register, the value remains unchanged. The interrupt status1 (or interrupt status2) register is synchronous with the interface clock. In idle mode, the event is detected via an asynchronous path, and the corresponding bit in the interrupt status1 and interrupt status2 registers

Note: The wake-up capabilities of the GPIO2 to GPIO6 modules are operational only when the PER power domain is active.

# 1.5.3.2 Description

To generate interrupt request to a host processor (the MPU and/or DSP subsystem in the device) at a defined event (level or edge logic transition) occurring on a GPIO pin (interrupt source), the GPIO configuration registers must be programmed as follows:

- 1. The GPIO channel must be configured as input by the output enable register (write 1 to the corresponding bit of the GPIOi.GPIO OE register).
- 2. The expected event(s) on the GPIO input to trigger the interrupt request must be selected in the low-level interrupt enable register (write 1or 0 to the corresponding bit of GPIOi.GPIO LEVELDETECTO), and/or high-level interrupt enable register (write 1 or 0 to the corresponding bit of GPIOi.GPIO\_LEVELDETECT1), and/or rising-edge interrupt/wake-up enable register (write 1 or 0 to the corresponding bit of GPIOi.GPIO\_RISINGDETECT), and/or falling edge interrupt/wake-up enable register (write 1or 0 to the corresponding bit of GPIOi.GPIO\_FALLINGDETECT).

Note: Interrupt generation on both edges on one input is configured by setting the corresponding bit to 1 in the rinsing detect enabling register (GPIOi.GPIO RISINGDETECT) and falling detect enabling register (GPIOi.GPIO\_FALLINGDETECT) along with the interrupt enable by setting the corresponding bit to 1 in one or both interrupt enable registers (GPIOi.GPIO IRQENABLE1 and GPIOi.GPIO IRQENABLE2).

Enabling at the same time high level detection and low level detection for one given pin makes a constant interrupt generator.

3. Interrupts from the GPIO channel must be enabled in the interrupt 1 enable register (write 1 to the corresponding bit of GPIOi.GPIO\_IRQENABLE1 register) and/or the interrupt 2 enable register (write 1 to the corresponding bit of GPIOi.GPIO\_IRQENABLE2 register).

To configure a GPIO module to sent a wake-up request to the PRCM at a defined event (logic transition) occurring on a GPIO pin (wake-up source), the GPIO configuration registers must be programmed as

- 1. The GPIO pin must be configured as input by the output enable register (write 1 to the corresponding bit of the GPIOi.GPIO\_OE register).
- 2. The expected event(s) on the GPIO input to trigger the wake-up request must be selected in the rising-edge interrupt/wake-up enable register (write 1 or 0 to the corresponding bit of GPIOi.GPIO RISINGDETECT) and/or falling-edge interrupt/wake-up enable register (write 1 or 0 to the corresponding bit of GPIOi.GPIO FALLINGDETECT). The wake-up request can only be generated on edge transitions.
- 3. The GPIO channel must be enabled in the wake-up enable register (write 1 to the corresponding bit of the GPIOi.GPIO\_WAKEUPENABLE).
- 4. The wake-up request generation on the expected transition occurring on the GPIO input pins must enable for the module (write 1 to the corresponding bit of the GPIOi.GPIO SYSCONFIG[2] ENAWAKEUP).



#### CAUTION

For each GPIO channel used, do not forget to configure the corresponding pad configuration registers in the *System Control Module* chapter.

After servicing the interrupt, the status bit in the interrupt status register (GPIOi.GPIO\_IRQSTATUS1 or GPIOi.GPIO\_IRQSTATUS2) must be reset and the interrupt line released (by writing 1 in the corresponding bit of the interrupt status register) before enabling an interrupt for the GPIO channel in the interrupt enable register (GPIOi.GPIO\_IRQENABLE1 or GPIOi.GPIO\_IRQENABLE2) to prevent the occurrence of unexpected interrupts when enabling an interrupt for the GPIO channel.

#### 1.5.4 Data Input (Capture)/Output (Drive)

The output enable register (GPIOi.GPIO\_OE) controls the output/input capability for each pin. At reset, all the GPIO-related pins are configured as input and output capabilities are disabled. This register is not used within the module. Its only function is to carry the pads configuration.

When configured as an output (the desired bit reset in the GPIOi.GPIO\_OE register), the value of the corresponding bit in the GPIOi.GPIO\_DATAOUT register is driven on the corresponding GPIO pin. Data is written to the data output register synchronously with the interface clock. This register can be accessed with read/write operations or by using the alternate set and clear protocol register update feature. This feature lets you set or clear specific bits of this register with a single write access to the set output data register (GPIOi.GPIO\_SETDATAOUT) or to the clear output data register (GPIOi.GPIO\_CLEARDATAOUT) address (see Section 1.5.2, Set-and-Clear Instructions). If the application uses a pin as an output and does not want interrupt/wake-up generation from this pin, the application must properly configure the wake-up enable (GPIOi.GPIO\_WAKEUPENABLE) and the interrupt enable (GPIOi.GPIO IRQENABLE1 and GPIOi.GPIO IRQENABLE2) registers.

When configured as an input (the desired bit set to 1 in the GPIOi.GPIO\_OE register), the state of the input can be read from the corresponding bit in the GPIOi.GPIO\_DATAIN register. The input data is sampled synchronously with the interface clock and then captured in the data input register synchronously with the interface clock (see Section 1.5.2, Set-and-Clear Instructions). When the GPIO pin levels change, they are captured into this register after two interface clock cycles (the required cycles to synchronize and to write data). If the application uses a pin as an input, the application must properly configure the wake-up enable (GPIOi.GPIO\_WAKEUPENABLE) and the interrupt enable (GPIOi.GPIO\_IRQENABLE1 and GPIOi.GPIO\_IRQENABLE2) registers to the interrupt and wake-up feature as needed.



#### 1.5.5 Debouncing Time

To enable the debounce feature for a pin, the GPIO configuration registers must be programmed as follows:

- 1. The GPIO pin must be configured as input in the output enable register (write 1 to the corresponding bit of the GPIOi.GPIO\_OE register)
- 2. The debouncing time must be set in the debouncing time register (GPIOi.GPIO\_DEBOUNCINGTIME) The debouncing value register (GPIOi.GPIO\_DEBOUNCINGTIME) is used to set the debouncing time for all input lines in the GPIO module. The value is global for all the ports of one GPIO module, so up to six different debouncing values are possible. The debounce cell is running with the debounce clock (32 kHz). This register represents the number of the clock cycle(s) (one cycle is 31 microseconds long) to be used.

The following formula describes the required input stable time to be propagated to the debounced output:

Required input line stable = (GPIOi.GPIO\_DEBOUNCINGTIME[7:0] DEBOUNCVAL field value + 1) x 31 s.

where GPIOi.GPIO\_DEBOUNCINGTIME[7:0] field DEBOUNCVAL value is from 0 to 255.

3. The debouncing feature must be enabled in the debouncing enable register (write 1 to the corresponding bit of the GPIOi.GPIO\_DEBOUNCENABLE register)



# 1.6 General-Purpose Interface Registers

This section summarizes the hardware interface for the GPIO product. Each module instance within the design is shown, together with the module register map and bit definitions for each bit field.

Table 1-6 shows the base address and address space for the GPIO module instances.

**Table 1-6. Instance Summary** 

| Module Name | Base Address | Size     |
|-------------|--------------|----------|
| GPIO1       | 0x4831 0000  | 4K bytes |
| GPIO2       | 0x4905 0000  | 4K bytes |
| GPIO3       | 0x4905 2000  | 4K bytes |
| GPIO4       | 0x4905 4000  | 4K bytes |
| GPIO5       | 0x4905 6000  | 4K bytes |
| GPIO6       | 0x4905 8000  | 4K bytes |

# 1.6.1 General-Purpose Interface Register Mapping Summary

All module registers are 8-, 16-, or 32-bit accessible through the L4 interconnect (little endian encoding). Access to registers is direct; no shadow registers are implemented.

Table 1-7 through Table 1-8 describe the GPIO register offset addresses.

Table 1-7. GPIO1 to GPIO3 Registers Mapping Summary

| Register Name        | Туре | Register<br>Width<br>(Bits) | Address<br>Offset | Physical Address<br>(GPIO1) | Physical Address<br>(GPIO2) | Physical Address<br>(GPIO3) |
|----------------------|------|-----------------------------|-------------------|-----------------------------|-----------------------------|-----------------------------|
| GPIO_SYSCONFIG       | RW   | 32                          | 0x010             | 0x4831 0010                 | 0x4905 0010                 | 0x4905 2010                 |
| GPIO_SYSSTATUS       | R    | 32                          | 0x014             | 0x4831 0014                 | 0x4905 0014                 | 0x4905 2014                 |
| GPIO_IRQSTATUS1      | RW   | 32                          | 0x018             | 0x4831 0018                 | 0x4905 0018                 | 0x4905 2018                 |
| GPIO_IRQENABLE1      | RW   | 32                          | 0x01C             | 0x4831 001C                 | 0x4905 001C                 | 0x4905 201C                 |
| GPIO_WAKEUPENABLE    | RW   | 32                          | 0x020             | 0x4831 0020                 | 0x4905 0020                 | 0x4905 2020                 |
| GPIO_IRQSTATUS2      | RW   | 32                          | 0x028             | 0x4831 0028                 | 0x4905 0028                 | 0x4905 2028                 |
| GPIO_IRQENABLE2      | RW   | 32                          | 0x02C             | 0x4831 002C                 | 0x4905 002C                 | 0x4905 202C                 |
| GPIO_CTRL            | RW   | 32                          | 0x030             | 0x4831 0030                 | 0x4905 0030                 | 0x4905 2030                 |
| GPIO_OE              | RW   | 32                          | 0x034             | 0x4831 0034                 | 0x4905 0034                 | 0x4905 2034                 |
| GPIO_DATAIN          | R    | 32                          | 0x038             | 0x4831 0038                 | 0x4905 0038                 | 0x4905 2038                 |
| GPIO_DATAOUT         | RW   | 32                          | 0x03C             | 0x4831 003C                 | 0x4905 003C                 | 0x4905 203C                 |
| GPIO_LEVELDETECT0    | RW   | 32                          | 0x040             | 0x4831 0040                 | 0x4905 0040                 | 0x4905 2040                 |
| GPIO_LEVELDETECT1    | RW   | 32                          | 0x044             | 0x4831 0044                 | 0x4905 0044                 | 0x4905 2044                 |
| GPIO_RISINGDETECT    | RW   | 32                          | 0x048             | 0x4831 0048                 | 0x4905 0048                 | 0x4905 2048                 |
| GPIO_FALLINGDETECT   | RW   | 32                          | 0x04C             | 0x4831 004C                 | 0x4905 004C                 | 0x4905 204C                 |
| GPIO_DEBOUNCENABLE   | RW   | 32                          | 0x050             | 0x4831 0050                 | 0x4905 0050                 | 0x4905 2050                 |
| GPIO_DEBOUNCINGTIME  | RW   | 32                          | 0x054             | 0x4831 0054                 | 0x4905 0054                 | 0x4905 2054                 |
| GPIO_CLEARIRQENABLE1 | RW   | 32                          | 0x060             | 0x4831 0060                 | 0x4905 0060                 | 0x4905 2060                 |
| GPIO_SETIRQENABLE1   | RW   | 32                          | 0x064             | 0x4831 0064                 | 0x4905 0064                 | 0x4905 2064                 |
| GPIO_CLEARIRQENABLE2 | RW   | 32                          | 0x070             | 0x4831 0070                 | 0x4905 0070                 | 0x4905 2070                 |
| GPIO_SETIRQENABLE2   | RW   | 32                          | 0x074             | 0x4831 0074                 | 0x4905 0074                 | 0x4905 2074                 |
| GPIO_CLEARWKUENA     | RW   | 32                          | 0x080             | 0x4831 0080                 | 0x4905 0080                 | 0x4905 2080                 |
| GPIO_SETWKUENA       | RW   | 32                          | 0x084             | 0x4831 0084                 | 0x4905 0084                 | 0x4905 2084                 |
| GPIO_CLEARDATAOUT    | RW   | 32                          | 0x090             | 0x4831 0090                 | 0x4905 0090                 | 0x4905 2090                 |
| GPIO_SETDATAOUT      | RW   | 32                          | 0x094             | 0x4831 0094                 | 0x4905 0094                 | 0x4905 2094                 |



Table 1-8. GPIO4 to GPIO6 Registers Mapping Summary

| Register Name        | Type | Register<br>Width<br>(Bits) | Address<br>Offset | Physical Address<br>(GPIO4) | Physical Address<br>(GPIO5) | Physical Address<br>(GPIO6) |
|----------------------|------|-----------------------------|-------------------|-----------------------------|-----------------------------|-----------------------------|
| GPIO_SYSCONFIG       | RW   | 32                          | 0x010             | 0x4905 4010                 | 0x4905 6010                 | 0x4905 8010                 |
| GPIO_SYSSTATUS       | R    | 32                          | 0x014             | 0x4905 4014                 | 0x4905 6014                 | 0x4905 8014                 |
| GPIO_IRQSTATUS1      | RW   | 32                          | 0x018             | 0x4905 4018                 | 0x4905 6018                 | 0x4905 8018                 |
| GPIO_IRQENABLE1      | RW   | 32                          | 0x01C             | 0x4905 401C                 | 0x4905 601C                 | 0x4905 801C                 |
| GPIO_WAKEUPENABLE    | RW   | 32                          | 0x020             | 0x4905 4020                 | 0x4905 6020                 | 0x4905 8020                 |
| GPIO_IRQSTATUS2      | RW   | 32                          | 0x028             | 0x4905 4028                 | 0x4905 6028                 | 0x4905 8028                 |
| GPIO_IRQENABLE2      | RW   | 32                          | 0x02C             | 0x4905 402C                 | 0x4905 602C                 | 0x4905 802C                 |
| GPIO_CTRL            | RW   | 32                          | 0x030             | 0x4905 4030                 | 0x4905 6030                 | 0x4905 8030                 |
| GPIO_OE              | RW   | 32                          | 0x034             | 0x4905 4034                 | 0x4905 6034                 | 0x4905 8034                 |
| GPIO_DATAIN          | R    | 32                          | 0x038             | 0x4905 4038                 | 0x4905 6038                 | 0x4905 8038                 |
| GPIO_DATAOUT         | RW   | 32                          | 0x03C             | 0x4905 403C                 | 0x4905 603C                 | 0x4905 803C                 |
| GPIO_LEVELDETECT0    | RW   | 32                          | 0x040             | 0x4905 4040                 | 0x4905 6040                 | 0x4905 8040                 |
| GPIO_LEVELDETECT1    | RW   | 32                          | 0x044             | 0x4905 4044                 | 0x4905 6044                 | 0x4905 8044                 |
| GPIO_RISINGDETECT    | RW   | 32                          | 0x048             | 0x4905 4048                 | 0x4905 6048                 | 0x4905 8048                 |
| GPIO_FALLINGDETECT   | RW   | 32                          | 0x04C             | 0x4905 404C                 | 0x4905 604C                 | 0x4905 804C                 |
| GPIO_DEBOUNCENABLE   | RW   | 32                          | 0x050             | 0x4905 4050                 | 0x4905 6050                 | 0x4905 8050                 |
| GPIO_DEBOUNCINGTIME  | RW   | 32                          | 0x054             | 0x4905 4054                 | 0x4905 6054                 | 0x4905 8054                 |
| GPIO_CLEARIRQENABLE1 | RW   | 32                          | 0x060             | 0x4905 4060                 | 0x4905 6060                 | 0x4905 8060                 |
| GPIO_SETIRQENABLE1   | RW   | 32                          | 0x064             | 0x4905 4064                 | 0x4905 6064                 | 0x4905 8064                 |
| GPIO_CLEARIRQENABLE2 | RW   | 32                          | 0x070             | 0x4905 4070                 | 0x4905 6070                 | 0x4905 8070                 |
| GPIO_SETIRQENABLE2   | RW   | 32                          | 0x074             | 0x4905 4074                 | 0x4905 6074                 | 0x4905 8074                 |
| GPIO_CLEARWKUENA     | RW   | 32                          | 0x080             | 0x4905 4080                 | 0x4905 6080                 | 0x4905 8080                 |
| GPIO_SETWKUENA       | RW   | 32                          | 0x084             | 0x4905 4084                 | 0x4905 6084                 | 0x4905 8084                 |
| GPIO_CLEARDATAOUT    | RW   | 32                          | 0x090             | 0x4905 4090                 | 0x4905 6090                 | 0x4905 8090                 |
| GPIO_SETDATAOUT      | RW   | 32                          | 0x094             | 0x4905 4094                 | 0x4905 6094                 | 0x4905 8094                 |



# 1.6.2 Register Descriptions

The write latency for all the R/W registers is immediate (with respect to the interface clock)

Note: When two write accesses in the GPIO\_DEBOUNCINGTIME register are performed in less than two debounce clock cycles (32 kHz) + four interface clock cycles, the first write access latency is immediate, but the second write access is acknowledged only after this interval

When one single register carries an individual configuration or setting for all the channels of the module, one bit in the register is dedicated to each channel. The bit and the corresponding channel are identified with the same number: bit 0 refers to channel 0, bit 1 refers to channel 1, and so on, up to 31.

Table 1-9 through Table 1-33 describe the register bits.

# 1.6.2.1 GPIO\_SYSCONFIG

Table 1-9. GPIO SYSCONFIG

|                                                                                          | Table 1 3                 | . 01 10_0100011             |                |          |                                    |  |  |  |  |  |
|------------------------------------------------------------------------------------------|---------------------------|-----------------------------|----------------|----------|------------------------------------|--|--|--|--|--|
| Address Offset                                                                           | 0x010                     |                             |                |          |                                    |  |  |  |  |  |
| Physical Address                                                                         | 0x4831 0010               | Instance                    | GPIO1          |          |                                    |  |  |  |  |  |
|                                                                                          | 0x4905 0010               |                             | GPIO2          |          |                                    |  |  |  |  |  |
|                                                                                          | 0x4905 2010               |                             | GPIO3          |          |                                    |  |  |  |  |  |
|                                                                                          | 0x4905 4010 GPIO4         |                             |                |          |                                    |  |  |  |  |  |
|                                                                                          | 0x4905 6010               |                             | GPIO5          |          |                                    |  |  |  |  |  |
|                                                                                          | 0x4905 8010 GPIO6         |                             |                |          |                                    |  |  |  |  |  |
| <b>Description</b> This register controls the various parameters of the L4 interconnect. |                           |                             |                |          |                                    |  |  |  |  |  |
| Туре                                                                                     | RW                        |                             |                |          |                                    |  |  |  |  |  |
| 31 30 29 28 27 26                                                                        | 25 24 23 22 21 20 19 18 1 | <mark>17 16</mark> 15 14 13 | 12 11 10 9 8 7 | 6 5 4 3  | 3 2 1 0                            |  |  |  |  |  |
|                                                                                          | RESERVE                   | ED.                         |                | IDLEMODE | ENAWAKEUP<br>SOFTRESET<br>AUTOIDLE |  |  |  |  |  |
| Rits Field Name                                                                          | Description               |                             |                | Type     | Reset                              |  |  |  |  |  |

| Bits | Field Name | Description                                                                                              | Type | Reset     |
|------|------------|----------------------------------------------------------------------------------------------------------|------|-----------|
| 31:5 | RESERVED   | Write 0s for future compatibility. Read returns 0                                                        | RW   | 0x0000000 |
| 4:3  | IDLEMODE   | Power Management, Req/Ack control                                                                        | RW   | 0x0       |
|      |            | 0x0: Force-idle. An idle request is acknowledged unconditionally                                         |      |           |
|      |            | 0x1: No-idle. An idle request is never acknowledged                                                      |      |           |
|      |            | 0x2: Smart-idle. Acknowledgment to an idle request is given based on the internal activity of the module |      |           |
|      |            | 0x3: reserved do not use                                                                                 |      |           |
| 2    | ENAWAKEUP  | wake-up capability enabled/disabled                                                                      | RW   | 0x0       |
|      |            | 0x0: wake-up disable                                                                                     |      |           |
|      |            | 0x1: wake-up enable                                                                                      |      |           |
| 1    | SOFTRESET  | Software reset. This bit is automatically reset by the hardware. During reads, it always returns 0.      | RW   | 0x0       |
|      |            | 0x0: Normal mode                                                                                         |      |           |
|      |            | 0x1: The module is reset                                                                                 |      |           |
| 0    | AUTOIDLE   | Internal interface clock gating strategy                                                                 | RW   | 0x0       |
|      |            | 0x0: interface clock is free-running                                                                     |      |           |
|      |            | 0x1: Automatic interface clock gating strategy is applied, based on the L4 interconnect activity         |      |           |





# 1.6.2.2 GPIO\_SYSSTATUS

# Table 1-10. GPIO\_SYSSTATUS

|             |                   |    |      |    |                   |                |         |       |       |       |      | -    |     |        |      |       |    |      |      |     |      |       |        |       |       |     |      |      |      |    |          |
|-------------|-------------------|----|------|----|-------------------|----------------|---------|-------|-------|-------|------|------|-----|--------|------|-------|----|------|------|-----|------|-------|--------|-------|-------|-----|------|------|------|----|----------|
| Address O   | ffset             |    |      |    | 0>                | k01            | 4       |       |       |       |      |      |     |        |      |       |    |      |      |     |      |       |        |       |       |     |      |      |      |    |          |
| Physical A  | ddre              | ss |      |    | 0x4831 0014       |                |         |       |       |       |      |      |     | ance   |      |       |    |      | GPI  | Э1  |      |       |        |       |       |     |      |      |      |    |          |
|             |                   |    |      |    |                   | <b>&lt;</b> 49 | 905 00° | 14    |       |       |      |      |     |        |      |       |    |      | GPI  | Э2  |      |       |        |       |       |     |      |      |      |    |          |
|             | 0x4905 2014 GPIO3 |    |      |    |                   |                |         |       |       |       |      |      |     |        |      |       |    |      |      |     |      |       |        |       |       |     |      |      |      |    |          |
|             |                   |    |      |    | 0x4905 4014 GPIO4 |                |         |       |       |       |      |      |     |        |      |       |    |      |      |     |      |       |        |       |       |     |      |      |      |    |          |
|             |                   |    |      |    | 0>                | <b>&lt;</b> 49 | 905 60° | 14    |       |       |      |      |     |        |      |       |    |      | GPI  | 25  |      |       |        |       |       |     |      |      |      |    |          |
|             |                   |    |      |    | 0>                | <b>&lt;</b> 49 | 905 80° | 14    |       |       |      |      |     |        |      |       |    | (    | 3PI  | 26  |      |       |        |       |       |     |      |      |      |    |          |
| Description | n                 |    |      |    | Tł                | nis            | registe | er pr | ovide | es st | atus | info | rma | tion a | abou | t the | mo | dule | , ex | clu | ding | g the | e inte | errup | t sta | atu | s in | form | atio | ٦. |          |
| Туре        |                   |    |      |    | R                 |                |         |       |       |       |      |      |     |        |      |       |    |      |      |     |      |       |        |       |       |     |      |      |      |    |          |
| 31 30 29    | 28                | 27 | 7 26 | 25 | 24                | 23             | 3 22    | 21    | 20    | 19    | 18   | 17   | 16  | 15     | 14   | 13    | 12 | 2 1  | 1 1  | 0   | 9    | 8     | 7      | 6     | 5     | ;   | 4    | 3    | 2    | 1  | 0        |
|             |                   |    |      |    |                   | _              |         | R     | ESE   | RVE   | D    |      |     |        |      |       |    |      |      |     |      |       |        |       | RI    | ΞSI | ER\  | √ED  |      |    | ESETDONE |

| Bits | Field Name | Description                            | Туре | Reset    |
|------|------------|----------------------------------------|------|----------|
| 31:8 | RESERVED   | Read returns 0                         | R    | 0x000000 |
| 7:1  | RESERVED   | Read returns 0                         | R    | 0x00     |
| 0    | RESETDONE  | Internal reset monitoring              | R    |          |
|      |            | 0x0: Internal module reset in on-going |      |          |
|      |            | 0x1: Reset completed                   |      |          |



# 1.6.2.3 GPIO\_IRQSTATUS1

# Table 1-11. GPIO\_IRQSTATUS1

| Address Offset       | 0x018                          |                    |               |       |     |       |
|----------------------|--------------------------------|--------------------|---------------|-------|-----|-------|
| Physical Address     | 0x4831 0018                    | Instance           | GPIO1         |       |     |       |
|                      | 0x4905 0018                    |                    | GPIO2         |       |     |       |
|                      | 0x4905 2018                    |                    | GPIO3         |       |     |       |
|                      | 0x4905 4018                    |                    | GPIO4         |       |     |       |
|                      | 0x4905 6018                    |                    | GPIO5         |       |     |       |
|                      | 0x4905 8018                    |                    | GPIO6         |       |     |       |
| Description          | This register provides IRQ 1 s | tatus information. |               |       |     |       |
| Туре                 | RW                             |                    |               |       |     |       |
| 31 30 29 28 27 26 25 | 24 23 22 21 20 19 18           | 17 16 15 14 13 12  | 2 11 10 9 8 7 | 6 5 4 | 3 2 | 2 1 0 |
|                      |                                | IRQSTATUS1         |               |       |     |       |
|                      |                                |                    |               |       |     |       |

| Bits | Field Name | Description                                                                                                                                   | Type | Reset      |
|------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------|------------|
| 31:0 | IRQSTATUS1 | Interrupt 1 Status Register. Write a 1 in the corresponding bit to clear it to 0. Write 0 in the corresponding bit does not affect its value. | RW   | 0x00000000 |
|      |            | 0x0: IRQ channel N not triggered                                                                                                              |      |            |
|      |            | 0x1: IRQ channel N triggered                                                                                                                  |      |            |

# 1.6.2.4 GPIO\_IRQENABLE1

# Table 1-12. GPIO\_IRQENABLE1

| Address Offset      | 0x01C                                            |           |
|---------------------|--------------------------------------------------|-----------|
| Physical Address    | 0x4831 001C Instance GPIO1                       |           |
|                     | 0x4905 001C GPIO2                                |           |
|                     | 0x4905 201C GPIO3                                |           |
|                     | 0x4905 401C GPIO4                                |           |
|                     | 0x4905 601C GPIO5                                |           |
|                     | 0x4905 801C GPIO6                                |           |
| Description         | This register provides IRQ 1 enable information. |           |
| Туре                | RW                                               |           |
| 31 30 29 28 27 26 2 | 25                                               | 3 2 1 0   |
| 31 30 29 20 21 20 2 | IRQENABLE1                                       | . 3 2 1 0 |

| Bits | Field Name | Description                               | Туре | Reset      |
|------|------------|-------------------------------------------|------|------------|
| 31:0 | IRQENABLE1 | Interrupt 1 Enable Register               | RW   | 0x00000000 |
|      |            | 0x0: disable IRQ generation for channel N |      |            |
|      |            | 0x1: enable IRQ generation for channel N  |      |            |



# 1.6.2.5 GPIO\_WAKEUPENABLE

# Table 1-13. GPIO\_WAKEUPENABLE

| Address O   | ffset       |    |    |    | 0x | 020   |       |        |       |      |       |       |      |      |      |       |    |    |      |   |   |   |   |   |   |   |   |   |   |
|-------------|-------------|----|----|----|----|-------|-------|--------|-------|------|-------|-------|------|------|------|-------|----|----|------|---|---|---|---|---|---|---|---|---|---|
| Physical A  | ddres       | 8  |    |    | 0x | 4831  | 002   | 20     |       |      |       | Ir    | nsta | nce  |      |       |    | GI | PIO1 |   |   |   |   |   |   |   |   |   |   |
|             |             |    |    |    | 0x | 4905  | 002   | 20     |       |      |       |       |      |      |      |       |    | GI | PIO2 |   |   |   |   |   |   |   |   |   |   |
|             |             |    |    |    | 0x | 4905  | 202   | 20     |       |      |       |       |      |      |      |       |    | GI | PIO3 |   |   |   |   |   |   |   |   |   |   |
|             |             |    |    |    | 0x | 4905  | 402   | 20     |       |      |       |       |      |      |      |       |    | GI | PIO4 |   |   |   |   |   |   |   |   |   |   |
|             | 0x4905 6020 |    |    |    |    |       |       |        |       |      |       |       |      | GI   | PIO5 |       |    |    |      |   |   |   |   |   |   |   |   |   |   |
|             |             |    |    |    | 0x | 4905  | 802   | 20     |       |      |       |       |      |      |      |       |    | GI | PI06 |   |   |   |   |   |   |   |   |   |   |
| Description | 1           |    |    |    | Th | is re | giste | er pro | ovide | s wa | ake-u | ıp er | able | info | rma  | tion. |    |    |      |   |   |   |   |   |   |   |   |   |   |
| Туре        |             |    |    |    | R۱ | N     |       |        |       |      |       |       |      |      |      |       |    |    |      |   |   |   |   |   |   |   |   |   |   |
| 31 30 29    | 28          | 27 | 26 | 25 | 24 | 23    | 22    | 21     | 20    | 19   | 18    | 17    | 16   | 15   | 14   | 13    | 12 | 11 | 10   | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|             |             |    |    |    |    |       |       |        |       |      |       | W     | AKE  | UPE  | N    |       |    |    |      |   |   |   |   |   |   |   |   |   |   |

| Bits | Field Name | Description                                   | Туре | Reset      |
|------|------------|-----------------------------------------------|------|------------|
| 31:0 | WAKEUPEN   | Wake Up Enable Register                       | RW   | 0x00000000 |
|      |            | 0x0: disable wake-up generation for channel N |      |            |
|      |            | 0x1: enable wake-up generation for channel N  |      |            |



### 1.6.2.6 GPIO\_IRQSTATUS2

## Table 1-14. GPIO\_IRQSTATUS2

| Address Offset       | 0x028                                                            |
|----------------------|------------------------------------------------------------------|
| Physical Address     | 0x4831 0028                                                      |
|                      | 0x4905 0028 GPIO2                                                |
|                      | 0x4905 2028 GPIO3                                                |
|                      | 0x4905 4028 GPIO4                                                |
|                      | 0x4905 6028 GPIO5                                                |
|                      | 0x4905 8028 GPIO6                                                |
| Description          | This register provides IRQ 2 status information.                 |
| Туре                 | RW                                                               |
| 31 30 29 28 27 26 25 | 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |
|                      | IRQSTATUS2                                                       |
|                      |                                                                  |

| Bits | Field Name | Description                                                                                                                                   | Туре | Reset      |
|------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------|------------|
| 31:0 | IRQSTATUS2 | Interrupt 2 Status Register. Write a 1 in the corresponding bit to clear it to 0. Write 0 in the corresponding bit does not affect its value. | RW   | 0x00000000 |
|      |            | 0x0: IRQ channel N not triggered                                                                                                              |      |            |
|      |            | 0x1: IRQ channel N triggered                                                                                                                  |      |            |

### 1.6.2.7 GPIO\_IRQENABLE2

### Table 1-15. GPIO\_IRQENABLE2

| Address Offset    | 0x02C                           |                           |                  |     |   |   |   |   |   |   |
|-------------------|---------------------------------|---------------------------|------------------|-----|---|---|---|---|---|---|
| Physical Address  | 0x4831 002C                     | Instance                  | GPIO1            |     |   |   |   |   |   |   |
|                   | 0x4905 002C                     |                           | GPIO2            |     |   |   |   |   |   |   |
|                   | 0x4905 202C                     |                           | GPIO3            |     |   |   |   |   |   |   |
|                   | 0x4905 402C                     |                           | GPIO4            |     |   |   |   |   |   |   |
|                   | 0x4905 602C                     |                           | GPIO5            |     |   |   |   |   |   |   |
|                   | 0x4905 802C                     |                           | GPIO6            |     |   |   |   |   |   |   |
| Description       | This register provides IRQ 2 en | able information.         |                  |     |   |   |   |   |   |   |
| Туре              | RW                              |                           |                  |     |   |   |   |   |   |   |
|                   |                                 |                           |                  |     |   |   |   |   |   |   |
| 31 30 29 28 27 26 | 25 24 23 22 21 20 19 18 17      | <mark>7 16</mark> 15 14 1 | 3 12 11 10 9 8 7 | ' 6 | 5 | 4 | 3 | 2 | 1 | 0 |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    | IR | QEN | ABL | E2 |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

| Bits | Field Name | Description                               | Туре | Reset      |
|------|------------|-------------------------------------------|------|------------|
| 31:0 | IRQENABLE2 | Interrupt 2 Enable Register               | RW   | 0x00000000 |
|      |            | 0x0: disable IRQ generation for channel N |      |            |
|      |            | 0x1: enable IRQ generation for channel N  |      |            |



## 1.6.2.8 **GPIO\_CTRL**

# Table 1-16. GPIO\_CTRL

| Add | ires | s Of  | fset |    |    |    | 0х | 030    |       |       |       |       |     |       |       |      |      |        |    |      |      |   |     |   |   |   |    |   |             |             |
|-----|------|-------|------|----|----|----|----|--------|-------|-------|-------|-------|-----|-------|-------|------|------|--------|----|------|------|---|-----|---|---|---|----|---|-------------|-------------|
| Phy | sica | ıl Ac | ldre | ss |    |    | 0х | 483    | 1 00  | 30    |       |       |     | ı     | nsta  | nce  |      |        |    | GF   | PIO1 |   |     |   |   |   |    |   |             |             |
|     |      |       |      |    |    |    | 0х | 490    | 5 00  | 30    |       |       |     |       |       |      |      |        |    | GF   | PIO2 |   |     |   |   |   |    |   |             |             |
|     |      |       |      |    |    |    | 0х | 490    | 5 20  | 30    |       |       |     |       |       |      |      |        |    | GF   | PIO3 |   |     |   |   |   |    |   |             |             |
|     |      |       |      |    |    |    | 0х | 490    | 5 40  | 30    |       |       |     |       |       |      |      |        |    | GF   | PIO4 |   |     |   |   |   |    |   |             |             |
|     |      |       |      |    |    |    | 0х | 490    | 5 60  | 30    |       |       |     |       |       |      |      |        |    | GF   | PIO5 |   |     |   |   |   |    |   |             |             |
|     |      |       |      |    |    |    | 0х | 490    | 5 80  | 30    |       |       |     |       |       |      |      |        |    | GF   | PIO6 |   |     |   |   |   |    |   |             |             |
| Des | crip | tion  |      |    |    |    | Tł | nis re | giste | er co | ntrol | s the | clo | ck ga | ating | func | tion | ality. |    |      |      |   |     |   |   |   |    |   |             |             |
| Тур | е    |       |      |    |    |    | R۱ | Ν      |       |       |       |       |     |       |       |      |      |        |    |      |      |   |     |   |   |   |    |   |             |             |
| 31  | 30   | 29    | 20   | 27 | 26 | 25 | 24 | 23     | 22    | 21    | 20    | 19    | 18  | 17    | 16    | 15   | 14   | 13     | 12 | 2 11 | 10   | 9 | 8   | 7 | 6 | 5 | 4  | 3 | 2 1         | 0           |
| 31  | 30   | 29    | 20   | 21 | 20 | 23 | 24 | 23     |       |       | 20    | 19    | 10  | 17    | 10    | 13   | 14   | 13     | 12 | _    | 10   | 9 | - 0 | , | - |   | -4 |   |             | T           |
|     |      |       |      |    |    |    |    |        |       |       |       |       |     |       |       |      |      |        |    |      |      |   |     |   |   |   |    |   | 욛           | EMODULE     |
|     |      |       |      |    |    |    |    |        |       |       |       |       |     |       |       |      |      |        |    |      |      |   |     |   |   |   |    |   | GATINGRATIO | 00          |
|     |      |       |      |    |    |    |    |        |       |       |       |       | RES | SER'  | ۷ED   |      |      |        |    |      |      |   |     |   |   |   |    |   | l g         | P<br>E<br>E |
|     |      |       |      |    |    |    |    |        |       |       |       |       |     |       |       |      |      |        |    |      |      |   |     |   |   |   |    |   | ATI         | DISABL      |
|     |      |       |      |    |    |    |    |        |       |       |       |       |     |       |       |      |      |        |    |      |      |   |     |   |   |   |    |   | ا ق         | DIS         |

| Bits | Field Name    | Description                                            | Type | Reset      |
|------|---------------|--------------------------------------------------------|------|------------|
| 31:3 | RESERVED      | Read returns 0                                         | RW   | 0x00000000 |
| 2:1  | GATINGRATIO   | Gating Ratio                                           | RW   | 0x1        |
|      |               | 0x0: Functional clock is interface clock.              |      |            |
|      |               | 0x1: Functional clock is interface clock divided by 2. |      |            |
|      |               | 0x2: Functional clock is interface clock divided by 4. |      |            |
|      |               | 0x3: Functional clock is interface clock divided by 8. |      |            |
| 0    | DISABLEMODULE | Module Disable                                         | RW   | 0x0        |
|      |               | 0x0: Module is enabled, clocks are not gated           |      |            |
|      |               | 0x1: Module is disabled, clocks are gated              |      |            |
|      |               |                                                        |      |            |



## 1.6.2.9 GPIO\_OE

# Table 1-17. GPIO\_OE

| Address Offset    | 0x034                                                                                                               |
|-------------------|---------------------------------------------------------------------------------------------------------------------|
| Physical Address  | 0x4831 0034                                                                                                         |
|                   | 0x4905 0034 GPIO2                                                                                                   |
|                   | 0x4905 2034 GPIO3                                                                                                   |
|                   | 0x4905 4034 GPIO4                                                                                                   |
|                   | 0x4905 6034 GPIO5                                                                                                   |
|                   | 0x4905 8034 GPIO6                                                                                                   |
| Description       | This register is used to enable the pins output capabilities. Its only function is to carry the pads configuration. |
| Туре              | RW                                                                                                                  |
| 31 30 29 28 27 26 | 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                                                 |
|                   | OUTPUTEN                                                                                                            |

| Bits | Field Name | Description                                              | Type | Reset     |
|------|------------|----------------------------------------------------------|------|-----------|
| 31:0 | OUTPUTEN   | Output Data Enable                                       | RW   | 0xFFFFFFF |
|      |            | 0x0: The corresponding GPIO port is configured as output |      |           |
|      |            | 0x1: The corresponding GPIO port is configured as input  |      |           |



## 1.6.2.10 **GPIO\_DATAIN**

## Table 1-18. GPIO\_DATAIN

| Ad | dres   | s O  | ffset |      |     |    | 0: | xO: | 38       |       |       |      |       |        |     |        |          |       |       |       |      |     |       |   |    |     |   |   |      |      |    |
|----|--------|------|-------|------|-----|----|----|-----|----------|-------|-------|------|-------|--------|-----|--------|----------|-------|-------|-------|------|-----|-------|---|----|-----|---|---|------|------|----|
|    | ysica  |      |       |      |     |    | _  |     | 831 00   | 38    |       |      |       |        | Ins | tance  | <u>.</u> |       |       | GPI   | O1   |     |       |   |    |     |   |   |      |      |    |
|    | , 0.0. |      |       |      |     |    | _  |     | 905 00   | -     |       |      |       |        |     |        |          |       |       | GPI   | _    |     |       |   |    |     |   |   |      |      |    |
|    |        |      |       |      |     |    | _  |     | 905 20   | -     |       |      |       |        |     |        |          |       |       | GPI   | _    |     |       |   |    |     |   |   |      |      |    |
|    |        |      |       |      |     |    | 0: | x4! | 905 40   | 38    |       |      |       |        |     |        |          |       |       | GPI   | 04   |     |       |   |    |     |   |   |      |      |    |
|    |        |      |       |      |     |    | 0: | x4! | 905 60   | 38    |       |      |       |        |     |        |          |       |       | GPI   | O5   |     |       |   |    |     |   |   |      |      |    |
|    |        |      |       |      |     |    | 0: | x49 | 905 80   | 38    |       |      |       |        |     |        |          |       |       | GPI   | O6   |     |       |   |    |     |   |   |      |      |    |
| De | scrip  | otio | า     |      |     |    | Т  | his | s regist | er is | use   | d to | regis | ter tl | he  | data t | hat is   | s rea | ıd fr | om th | e Gl | PIO | pins. |   |    |     |   |   |      |      |    |
| Ту | ре     |      |       |      |     |    | R  |     |          |       |       |      |       |        |     |        |          |       |       |       |      |     |       |   |    |     |   |   |      |      |    |
| 31 | 30     | 29   | 28    | 27   | 26  | 25 | 24 | 2   | 23 22    | 21    | 20    | 19   | 18    | 17     | 1(  | 6 15   | 14       | 13    | 12    | 11    | 10   | 9   | 8     | 7 | 6  | 5   | 4 | 3 | 2    | 1    | 0  |
|    |        |      |       |      |     |    |    |     |          |       |       |      |       | D      | ΑТ  | AINP   | UT       |       |       |       |      |     |       |   |    |     |   |   |      |      |    |
|    |        |      |       |      |     |    |    |     |          |       |       |      |       |        |     |        |          |       |       |       |      |     |       |   |    |     |   |   |      |      |    |
|    | Bits   |      | Field | Naı  | me  |    |    |     | Descrip  | tion  | 1     |      |       |        |     |        |          |       |       |       |      |     |       |   | Ty | /pe |   |   | Re   | eset |    |
| -; | 31:0   |      | DAT   | AINF | PUT |    |    | S   | Sample   | d Ing | out D | ata  |       |        |     |        |          |       |       |       |      |     |       |   |    | R   |   | 0 | x000 | 0000 | 00 |

### 1.6.2.11 GPIO\_DATAOUT

## Table 1-19. GPIO\_DATAOUT

| 31:0  |        | DATA       |     |    |    |    |        |       | Data  |     |       |       |        |       |        |       |      |       |       |        |   |   |   | R' | •  |   |   | (000 |     |   |
|-------|--------|------------|-----|----|----|----|--------|-------|-------|-----|-------|-------|--------|-------|--------|-------|------|-------|-------|--------|---|---|---|----|----|---|---|------|-----|---|
|       |        | C: ~ I ~ I | Nar | mΔ |    |    | Des    | scrin | tion  |     |       |       |        |       |        |       |      |       |       |        |   |   |   | Ty | pe |   |   | Re   | set |   |
|       |        |            |     |    |    |    |        |       |       |     |       |       | DA     | TAC   | UTP    | TU    |      |       |       |        |   |   |   |    |    |   |   |      |     |   |
| 31 3  | 0 29   | 28         | 27  | 26 | 25 | 24 | 23     | 22    | 21    | 20  | 19    | 18    | 17     | 16    | 15     | 14    | 13   | 12    | 11    | 10     | 9 | 8 | 7 | 6  | 5  | 4 | 3 | 2    | 1   | 0 |
| Туре  |        |            |     |    |    | R  | W      |       |       |     |       |       |        |       |        |       |      |       |       |        |   |   |   |    |    |   |   |      |     |   |
| Descr | iptior | 1          |     |    |    | Т  | his re | egist | er is | use | d for | setti | ing th | ne va | alue d | of th | e GF | PIO ( | outpu | ıt pin | s |   |   |    |    |   |   |      |     |   |
|       |        |            |     |    |    | 0  | x490   | 5 80  | 3C    |     |       |       |        |       |        |       |      |       | GPI   | O6     |   |   |   |    |    |   |   |      |     |   |
|       |        |            |     |    |    | 0: | x490   | 5 60  | 3C    |     |       |       |        |       |        |       |      |       | GPI   | O5     |   |   |   |    |    |   |   |      |     |   |
|       |        |            |     |    |    | 0: | x490   | 5 40  | 3C    |     |       |       |        |       |        |       |      |       | GPI   | O4     |   |   |   |    |    |   |   |      |     |   |
|       |        |            |     |    |    | 0: | x490   | 5 20  | 3C    |     |       |       |        |       |        |       |      |       | GPI   | О3     |   |   |   |    |    |   |   |      |     |   |
|       |        |            |     |    |    | 0: | x490   | 5 00  | 3C    |     |       |       |        |       |        |       |      |       | GPI   | 02     |   |   |   |    |    |   |   |      |     |   |
| Physi | cal A  | ddres      | ss  |    |    | 0: | x483   | 1 00  | 3C    |     |       |       |        | Insta | ance   |       |      |       | GPI   | O1     |   |   |   |    |    |   |   |      |     |   |
| Addie | ess O  | ffset      |     |    |    | 0  | x03C   |       |       |     |       |       |        |       |        |       |      |       |       |        |   |   |   |    |    |   |   |      |     |   |



### 1.6.2.12 GPIO\_LEVELDETECT0

## Table 1-20. GPIO\_LEVELDETECT0

| Address Offset       | 0x040                                                                                                                                     |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address     | 0x4831 0040                                                                                                                               |
|                      | 0x4905 0040 GPIO2                                                                                                                         |
|                      | 0x4905 2040 GPIO3                                                                                                                         |
|                      | 0x4905 4040 GPIO4                                                                                                                         |
|                      | 0x4905 6040 GPIO5                                                                                                                         |
|                      | 0x4905 8040 GPIO6                                                                                                                         |
| Description          | This register is used to enable/disable for each input lines the low-level (0) detection to be used for the interrupt request generation. |
| Туре                 | RW                                                                                                                                        |
| 31 30 29 28 27 26 25 | 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                                                                          |
|                      | LOWLEVEL                                                                                                                                  |

| Bits | Field Name | Description                                        | Туре | Reset      |
|------|------------|----------------------------------------------------|------|------------|
| 31:0 | LOWLEVEL   | Low Level Interrupt Enable                         | RW   | 0x00000000 |
|      |            | 0x0: disable the IRQ assertion on low level detect |      |            |
|      |            | 0x1: enable the IRQ assertion on low level detect  |      |            |

### 1.6.2.13 GPIO\_LEVELDETECT1

### Table 1-21. GPIO\_LEVELDETECT1

| -   | ) i+~ |       | -iala | l Nia |    |    |    | Dad             | :.   | 4ion |    |    |    |    |       |       |     |       |       |       |       |      |      |       | т.,   | no   |       |       | Da    |       |   |
|-----|-------|-------|-------|-------|----|----|----|-----------------|------|------|----|----|----|----|-------|-------|-----|-------|-------|-------|-------|------|------|-------|-------|------|-------|-------|-------|-------|---|
|     |       |       |       |       |    |    |    |                 |      |      |    |    |    | H  | lIGH  | LEV   | EL  |       |       |       |       |      |      |       |       |      |       |       |       |       |   |
| 31  | 30    | 29    | 28    | 27    | 26 | 25 | 24 | 23              | 22   | 21   | 20 | 19 | 18 | 17 | 16    | 15    | 14  | 13    | 12    | 11    | 10    | 9    | 8    | 7     | 6     | 5    | 4     | 3     | 2     | 1     | C |
| Тур | е     |       |       |       |    |    | R' | W               |      |      |    |    |    |    |       |       |     |       |       |       |       |      |      |       |       |      |       |       |       |       |   |
| Des | scrip | otion | 1     |       |    |    |    | nis re<br>terru | _    |      |    |    |    |    | isabl | e foi | eac | h inp | ut li | nes t | he hi | gh-l | evel | (1) c | letec | tion | to be | e use | ed fo | r the |   |
|     |       |       |       |       |    |    | _  | (490            |      |      |    |    |    |    |       |       |     |       |       | GPIC  | -     |      |      |       |       |      |       |       |       |       |   |
|     |       |       |       |       |    |    | 0> | (490            | 5 60 | 44   |    |    |    |    |       |       |     |       | (     | GPIC  | )5    |      |      |       |       |      |       |       |       |       |   |
|     |       |       |       |       |    |    | 0> | 490             | 5 40 | 44   |    |    |    |    |       |       |     |       | (     | GPIC  | )4    |      |      |       |       |      |       |       |       |       |   |
|     |       |       |       |       |    |    | 0> | 490             | 5 20 | 44   |    |    |    |    |       |       |     |       | (     | GPIC  | 3     |      |      |       |       |      |       |       |       |       |   |
|     |       |       |       |       |    |    | 0> | 490             | 5 00 | 44   |    |    |    |    |       |       |     |       | (     | GPIC  | 2     |      |      |       |       |      |       |       |       |       |   |
| Phy | /sica | al A  | ddre  | ss    |    |    | 0> | 483             | 1 00 | 44   |    |    |    |    | Inst  | ance  | •   |       | (     | GPIC  | )1    |      |      |       |       |      |       |       |       |       |   |
| Add | dres  | s Of  | fset  |       |    |    | 0> | (044            |      |      |    |    |    |    |       |       |     |       |       |       |       |      |      |       |       |      |       |       |       |       |   |

| Bits | Field Name | Description                                         | Туре | Reset      |
|------|------------|-----------------------------------------------------|------|------------|
| 31:0 | HIGHLEVEL  | High Level Interrupt Enable                         | RW   | 0x00000000 |
|      |            | 0x0: disable the IRQ assertion on high level detect |      |            |
|      |            | 0x1: enable the IRQ assertion on high level detect  |      |            |



## 1.6.2.14 GPIO\_RISINGDETECT

## Table 1-22. GPIO\_RISINGDETECT

| Address Offset       | 0x048                                                  |               |                 |                                     |
|----------------------|--------------------------------------------------------|---------------|-----------------|-------------------------------------|
| Physical Address     | 0x4831 0048                                            | Instance      | GPIO1           |                                     |
|                      | 0x4905 0048                                            |               | GPIO2           |                                     |
|                      | 0x4905 2048                                            |               | GPIO3           |                                     |
|                      | 0x4905 4048                                            |               | GPIO4           |                                     |
|                      | 0x4905 6048                                            |               | GPIO5           |                                     |
|                      | 0x4905 8048                                            |               | GPIO6           |                                     |
| Description          | This register is used to enused for the interrupt requ |               |                 | e (transition 0=>1) detection to be |
| Туре                 | RW                                                     |               |                 |                                     |
| 31 30 29 28 27 26 25 | 24 23 22 21 20 19 1                                    | 8 17 16 15 14 | 13 12 11 10 9 8 | 7 6 5 4 3 2 1 0                     |
|                      |                                                        | RISINGEDGE    |                 |                                     |

| Bits | Field Name | Description                                    | Type | Reset      |
|------|------------|------------------------------------------------|------|------------|
| 31:0 | RISINGEDGE | Rising Edge Interrupt/Wake-up Enable           | RW   | 0x00000000 |
|      |            | 0x0: disable IRQ/Wake-up on rising edge detect |      |            |
|      |            | 0x1: enable IRQ/Wake-up on rising edge detect  |      |            |

## 1.6.2.15 GPIO\_FALLINGDETECT

### Table 1-23. GPIO\_FALLINGDETECT

|    | D:40  |       | -: -   - |    |    |    |    | ъ.   |       |    |    |    |    |    |      |      |          |                |    |     |       |       |      |        | т.   |        |      |      | n.     |      |    |
|----|-------|-------|----------|----|----|----|----|------|-------|----|----|----|----|----|------|------|----------|----------------|----|-----|-------|-------|------|--------|------|--------|------|------|--------|------|----|
|    |       |       |          |    |    |    |    |      |       |    |    |    |    | FA | LLIN | IGE  | OGE      |                |    |     |       |       |      |        |      |        |      |      |        |      |    |
| 31 | 30    | 29    | 28       | 27 | 26 | 25 | 24 | 23   | 22    | 21 | 20 | 19 | 18 | 17 | 16   | 15   | 14       | 13             | 12 | 11  | 10    | 9     | 8    | 7      | 6    | 5      | 4    | 3    | 2      | 1    | 0  |
| Ту | Эе    |       |          |    |    |    | R  | W    |       |    |    |    |    |    |      |      |          |                |    |     |       |       |      |        |      |        |      |      |        |      |    |
| De | scrip | otion |          |    |    |    |    |      |       |    |    |    |    |    |      |      |          | h inp<br>o ger |    |     | he fa | lling | -edg | je (tr | ansi | tion ' | 1=>0 | ) de | tectio | n to | be |
|    |       |       |          |    |    |    | 0: | x490 | )5 80 | 4C |    |    |    |    |      |      |          |                |    | GPI | 06    |       |      |        |      |        |      |      |        |      |    |
|    |       |       |          |    |    |    | 0: | x490 | )5 60 | 4C |    |    |    |    |      |      |          |                |    | GPI | 05    |       |      |        |      |        |      |      |        |      |    |
|    |       |       |          |    |    |    | 0: | x490 | )5 40 | 4C |    |    |    |    |      |      |          |                |    | GPI | 04    |       |      |        |      |        |      |      |        |      |    |
|    |       |       |          |    |    |    | 0: | x490 | )5 20 | 4C |    |    |    |    |      |      |          |                |    | GPI | О3    |       |      |        |      |        |      |      |        |      |    |
|    |       |       |          |    |    |    | 0: | x490 | 5 00  | 4C |    |    |    |    |      |      |          |                |    | GPI | 02    |       |      |        |      |        |      |      |        |      |    |
| Ph | ysica | al Ad | ddre     | SS |    |    | 0: | x483 | 31 00 | 4C |    |    |    |    | Inst | ance | <b>;</b> |                |    | GPI | 01    |       |      |        |      |        |      |      |        |      |    |
| Ad | dres  | s Of  | fset     |    |    |    | 0: | x040 |       |    |    |    |    |    |      |      |          |                |    |     |       |       |      |        |      |        |      |      |        |      |    |

| Bits | Field Name  | Description                                     | Туре | Reset      |
|------|-------------|-------------------------------------------------|------|------------|
| 31:0 | FALLINGEDGE | Falling Edge Interrupt/Wake-up Enable           | RW   | 0x00000000 |
|      |             | 0x0: disable IRQ/Wake-up on falling edge detect |      |            |
|      |             | 0x1: enable IRQ/Wake-up on falling edge detect  |      |            |



## 1.6.2.16 GPIO\_DEBOUNCENABLE

## Table 1-24. GPIO\_DEBOUNCENABLE

| Address Offset       | 0x050                                                                               |
|----------------------|-------------------------------------------------------------------------------------|
| Physical Address     | 0x4831 0050                                                                         |
|                      | 0x4905 0050 GPIO2                                                                   |
|                      | 0x4905 2050 GPIO3                                                                   |
|                      | 0x4905 4050 GPIO4                                                                   |
|                      | 0x4905 6050 GPIO5                                                                   |
|                      | 0x4905 8050 GPIO6                                                                   |
| Description          | This register is used to enable/disable the debouncing feature for each input line. |
| Туре                 | RW                                                                                  |
| 31 30 29 28 27 26 25 | 5 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                  |
|                      | DEBOUNCEEN                                                                          |
|                      |                                                                                     |

| Bits | Field Name | Description                                                     | Туре | Reset      |
|------|------------|-----------------------------------------------------------------|------|------------|
| 31:0 | DEBOUNCEEN | Input Debounce Enable                                           | RW   | 0x00000000 |
|      |            | 0x0: disable debouncing feature on the corresponding input port |      |            |
|      |            | 0x1: enable debouncing feature on the corresponding input port  |      |            |

#### 1.6.2.17 GPIO\_DEBOUNCINGTIME

#### Table 1-25. GPIO\_DEBOUNCINGTIME

| Address Offset   | 0x054                    |                            |                           |  |
|------------------|--------------------------|----------------------------|---------------------------|--|
| Physical Address | 0x4831 0054              | Instance                   | GPIO1                     |  |
|                  | 0x4905 0054              |                            | GPIO2                     |  |
|                  | 0x4905 2054              |                            | GPIO3                     |  |
|                  | 0x4905 4054              |                            | GPIO4                     |  |
|                  | 0x4905 6054              |                            | GPIO5                     |  |
|                  | 0x4905 8054              |                            | GPIO6                     |  |
| Description      | This register controls d | lebouncing time (the value | is global for all ports). |  |
| Туре             | RW                       |                            |                           |  |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20  | 19  | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4    | 3   | 2   | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|----|----|---|---|---|---|-----|------|-----|-----|---|---|
|    |    |    |    |    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |    |    |    |    |   |   |   |   | DEE | 1UO8 | NCE | VAL |   |   |

| Bits | Field Name  | Description                                                                              | Туре | Reset    |
|------|-------------|------------------------------------------------------------------------------------------|------|----------|
| 31:8 | RESERVED    | Read returns 0                                                                           | RW   | 0x000000 |
| 7:0  | DEBOUNCEVAL | Input Debouncing Value in 31 microsecond steps. debouncing time = (DEBOUNCEVAL+1) x 31 s | RW   | 0x00     |



## 1.6.2.18 GPIO\_CLEARIRQENABLE1

## Table 1-26. GPIO\_CLEARIRQENABLE1

| Address Offset       | 0x060                                                             |
|----------------------|-------------------------------------------------------------------|
| Physical Address     | 0x4831 0060                                                       |
|                      | 0x4905 0060 GPIO2                                                 |
|                      | 0x4905 2060 GPIO3                                                 |
|                      | 0x4905 4060 GPIO4                                                 |
|                      | 0x4905 6060 GPIO5                                                 |
|                      | 0x4905 8060 GPIO6                                                 |
| Description          | Clear to 0 the corresponding bits in the GPIO_IRQENABLE1 register |
| Туре                 | RW                                                                |
| 31 30 29 28 27 26 25 | 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0  |
| 31 30 29 20 21 20 23 |                                                                   |
|                      | CLEARIRQEN1                                                       |

| Bits | Field Name  | Description                                                      | Туре | Reset      |
|------|-------------|------------------------------------------------------------------|------|------------|
| 31:0 | CLEARIRQEN1 | Clear Interrupt Enable 1                                         | RW   | 0x00000000 |
|      |             | 0x0: no effect                                                   |      |            |
|      |             | 0x1: Clear the corresponding bit in the GPIO_IRQENABLE1 register |      |            |

## 1.6.2.19 GPIO\_SETIRQENABLE1

### Table 1-27. GPIO\_SETIRQENABLE1

| Address Offset   | 0x064                   |                           |                   |  |
|------------------|-------------------------|---------------------------|-------------------|--|
| Physical Address | 0x4831 0064             | Instance                  | GPIO1             |  |
|                  | 0x4905 0064             |                           | GPIO2             |  |
|                  | 0x4905 2064             |                           | GPIO3             |  |
|                  | 0x4905 4064             |                           | GPIO4             |  |
|                  | 0x4905 6064             |                           | GPIO5             |  |
|                  | 0x4905 8064             |                           | GPIO6             |  |
| Description      | Set to 1 the correspond | ding bits in the GPIO_IRO | QENABLE1 register |  |
| Туре             | RW                      |                           |                   |  |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16   | 15   | 14         | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|------|------|------------|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    | S  | ETIR | (QEI | <b>N</b> 1 |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

| Bits | Field Name | Description                                                    | Туре | Reset      |
|------|------------|----------------------------------------------------------------|------|------------|
| 31:0 | SETIRQEN1  | Set Interrupt Enable 1                                         | RW   | 0x00000000 |
|      |            | 0x0: no effect                                                 |      |            |
|      |            | 0x1: Set the corresponding bit in the GPIO_IRQENABLE1 register |      |            |



## 1.6.2.20 GPIO\_CLEARIRQENABLE2

## Table 1-28. GPIO\_CLEARIRQENABLE2

| Address Offset       | 0x070                            |                               |                 |             |
|----------------------|----------------------------------|-------------------------------|-----------------|-------------|
| Physical Address     | 0x4831 0070                      | Instance                      | GPIO1           |             |
|                      | 0x4905 0070                      |                               | GPIO2           |             |
|                      | 0x4905 2070                      |                               | GPIO3           |             |
|                      | 0x4905 4070                      |                               | GPIO4           |             |
|                      | 0x4905 6070                      |                               | GPIO5           |             |
|                      | 0x4905 8070                      |                               | GPIO6           |             |
| Description          | Clear to 0 the corresponding bit | ts in the GPIO_IRQENA         | BLE2 register   |             |
| Туре                 | RW                               |                               |                 |             |
| 31 30 29 28 27 26 25 | 24 23 22 21 20 19 18 17          | <mark>7 16</mark> 15 14 13 12 | 11 10 9 8 7 6 5 | 5 4 3 2 1 0 |
|                      | С                                | LEARIRQEN2                    |                 |             |
|                      |                                  |                               |                 |             |

| Bits | Field Name  | Description                                                      | Type | Reset      |
|------|-------------|------------------------------------------------------------------|------|------------|
| 31:0 | CLEARIRQEN2 | Clear Interrupt Enable 2                                         | RW   | 0x00000000 |
|      |             | 0x0: no effect                                                   |      |            |
|      |             | 0x1: Clear the corresponding bit in the GPIO_IRQENABLE2 register |      |            |

### 1.6.2.21 GPIO\_SETIRQENABLE2

### Table 1-29. GPIO\_SETIRQENABLE2

| Address Offset       | 0x074                                                            |
|----------------------|------------------------------------------------------------------|
| Physical Address     | 0x4831 0074                                                      |
|                      | 0x4905 0074 GPIO2                                                |
|                      | 0x4905 2074 GPIO3                                                |
|                      | 0x4905 4074 GPIO4                                                |
|                      | 0x4905 6074 GPIO5                                                |
|                      | 0x4905 8074 GPIO6                                                |
| Description          | Set to 1 the corresponding bits in the GPIO_IRQENABLE2 register  |
| Туре                 | RW                                                               |
| 31 30 29 28 27 26 25 | 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |
| 01 00 20 20 21 20 20 | SETIRQEN2                                                        |

| Bits | Field Name | Description                                                    | Туре | Reset      |
|------|------------|----------------------------------------------------------------|------|------------|
| 31:0 | SETIRQEN2  | Set Interrupt Enable 2                                         | RW   | 0x00000000 |
|      |            | 0x0: no effect                                                 |      |            |
|      |            | 0x1: Set the corresponding bit in the GPIO_IRQENABLE2 register |      |            |



## 1.6.2.22 GPIO\_CLEARWKUENA

### Table 1-30. GPIO\_CLEARWKUENA

| Address Offset             | 0x080                                                               |
|----------------------------|---------------------------------------------------------------------|
| Physical Address           | 0x4831 0080                                                         |
|                            | 0x4905 0080 GPIO2                                                   |
|                            | 0x4905 2080 GPIO3                                                   |
|                            | 0x4905 4080 GPIO4                                                   |
|                            | 0x4905 6080 GPIO5                                                   |
|                            | 0x4905 8080 GPIO6                                                   |
| Description                | Clear to 0 the corresponding bits in the GPIO_WAKEUPENABLE register |
| Туре                       | RW                                                                  |
| 31 30 29 28 27 26 2        | 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |
| 5. 55 <u>25 26 27 26 2</u> | CI FARWAKEUPEN                                                      |

| Bits | Field Name    | Description                                                        | Туре | Reset      |
|------|---------------|--------------------------------------------------------------------|------|------------|
| 31:0 | CLEARWAKEUPEN | Clear Wake-up Enable                                               | RW   | 0x00000000 |
|      |               | 0x0: no effect                                                     |      |            |
|      |               | 0x1: Clear the corresponding bit in the GPIO_WAKEUPENABLE register |      |            |

# 1.6.2.23 GPIO\_SETWKUENA

### Table 1-31. GPIO\_SETWKUENA

| Address Offset   | 0x084                    |                       |                      |  |
|------------------|--------------------------|-----------------------|----------------------|--|
| Physical Address | 0x4831 0084              | Instance              | GPIO1                |  |
|                  | 0x4905 0084              |                       | GPIO2                |  |
|                  | 0x4905 2084              |                       | GPIO3                |  |
|                  | 0x4905 4084              |                       | GPIO4                |  |
|                  | 0x4905 6084              |                       | GPIO5                |  |
|                  | 0x4905 8084              |                       | GPIO6                |  |
| Description      | Set to 1 the correspondi | ng bits in the GPIO_W | AKEUPENABLE register |  |
| Туре             | RW                       |                       |                      |  |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16  | 15  | 14  | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    | SET | WAł | KEU | PEN |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

| Bits | Field Name  | Description                                                      | Type | Reset      |
|------|-------------|------------------------------------------------------------------|------|------------|
| 31:0 | SETWAKEUPEN | Set Wake-up Enable                                               | RW   | 0x00000000 |
|      |             | 0x0: no effect                                                   |      |            |
|      |             | 0x1: Set the corresponding bit in the GPIO_WAKEUPENABLE register |      |            |



## 1.6.2.24 GPIO\_CLEARDATAOUT

## Table 1-32. GPIO\_CLEARDATAOUT

| Address Offset    | 0x090                                                               |
|-------------------|---------------------------------------------------------------------|
| Physical Address  | 0x4831 0090                                                         |
|                   | 0x4905 0090 GPIO2                                                   |
|                   | 0x4905 2090 GPIO3                                                   |
|                   | 0x4905 4090 GPIO4                                                   |
|                   | 0x4905 6090 GPIO5                                                   |
|                   | 0x4905 8090 GPIO6                                                   |
| Description       | Clear to 0 the corresponding bits in the GPIO_DATAOUT register      |
| Туре              | RW                                                                  |
|                   |                                                                     |
| 31 30 29 28 27 26 | 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |

| 51 | 50   | 25 | 20   | 21  | 20 | 20 | 27 | 20 |     | ۷ ۱  | 20   | 10 | 10 | .,  | 10  | 10  | 17  | 10 | 12 | <br>10 | - | U | <br>U | J  | <br>J |     | •  | U |
|----|------|----|------|-----|----|----|----|----|-----|------|------|----|----|-----|-----|-----|-----|----|----|--------|---|---|-------|----|-------|-----|----|---|
|    |      |    |      |     |    |    |    |    |     |      |      |    | (  | CLE | ٩RD | ATA | TUC |    |    |        |   |   |       |    |       |     |    |   |
|    |      |    |      |     |    |    |    |    |     |      |      |    |    |     |     |     |     |    |    |        |   |   |       |    |       |     |    |   |
| F  | Rite | F  | ield | Nan | ne |    |    |    | Des | crin | tion |    |    |     |     |     |     |    |    |        |   |   | Tvi   | ne |       | Res | et |   |

| Bits | Field Name   | Description                                                   | Type | Reset      |
|------|--------------|---------------------------------------------------------------|------|------------|
| 31:0 | CLEARDATAOUT | Clear Data Output Register                                    | RW   | 0x00000000 |
|      |              | 0x0: no effect                                                |      |            |
|      |              | 0x1: Clear the corresponding bit in the GPIO_DATAOUT register |      |            |

#### 1.6.2.25 GPIO\_SETDATAOUT

### Table 1-33. GPIO\_SETDATAOUT

| Address Offset       | 0x094                                                                                  |
|----------------------|----------------------------------------------------------------------------------------|
| Physical Address     | 0x4831 0094                                                                            |
|                      | 0x4905 0094 GPIO2                                                                      |
|                      | 0x4905 2094 GPIO3                                                                      |
|                      | 0x4905 4094 GPIO4                                                                      |
|                      | 0x4905 6094 GPIO5                                                                      |
|                      | 0x4905 8094 GPIO6                                                                      |
| Description          | Set to 1 the corresponding bits in the GPIO_DATAOUT register                           |
| Туре                 | RW                                                                                     |
|                      |                                                                                        |
| 31 30 29 28 27 26 25 | 5 24 <mark>23 22 21 20 19 18 17 16</mark> 15 14 13 12 11 10 9 8 <b>7 6 5 4 3 2 1 0</b> |
|                      |                                                                                        |

| SETDATAOUT | 3 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16           | 15  | 14    | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|------------|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|--------------|-----|-------|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| SETDATAOUT |   |    |    |    |    |    |    |    |    |    |    |    |    |    | CL | <b>T</b> D 4 | T40 | VI IT |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
|            |   |    |    |    |    |    |    |    |    |    |    |    |    |    | 5E | IDA          | IAC | וטנ   |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

| Bits | Field Name | Description                                                 | Туре | Reset      |
|------|------------|-------------------------------------------------------------|------|------------|
| 31:0 | SETDATAOUT | Set Data Output Register                                    | RW   | 0x00000000 |
|      |            | 0x0: no effect                                              |      |            |
|      |            | 0x1: Set the corresponding bit in the GPIO_DATAOUT register |      |            |



Revision History www.ti.com

# 1.7 Revision History

Table 1-34 lists the changes made since the previous version of this document.

### **Table 1-34. Document Revision History**

| Reference           | Additions/Modifications/Deletions |
|---------------------|-----------------------------------|
| Section 1.3.1.2.1.1 | Changed second note in section    |
| Table 1-5           | Changed GPIO4 Module[4:3] field.  |

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

**Applications Products Amplifiers** amplifier.ti.com Audio www.ti.com/audio Data Converters Automotive www.ti.com/automotive dataconverter.ti.com DLP® Products Broadband www.dlp.com www.ti.com/broadband DSP Digital Control dsp.ti.com www.ti.com/digitalcontrol Clocks and Timers www.ti.com/clocks Medical www.ti.com/medical Military Interface www.ti.com/military interface.ti.com Optical Networking Logic logic.ti.com www.ti.com/opticalnetwork Power Mgmt power.ti.com Security www.ti.com/security Telephony Microcontrollers microcontroller.ti.com www.ti.com/telephony Video & Imaging www.ti-rfid.com www.ti.com/video RF/IF and ZigBee® Solutions www.ti.com/lprf Wireless www.ti.com/wireless

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2009, Texas Instruments Incorporated